UPD78F0537DGA(T)-9EV-A NEC, UPD78F0537DGA(T)-9EV-A Datasheet - Page 410

no-image

UPD78F0537DGA(T)-9EV-A

Manufacturer Part Number
UPD78F0537DGA(T)-9EV-A
Description
8BIT MCU, 128K FLASH, 7KB RAM, SMD
Manufacturer
NEC
Datasheet

Specifications of UPD78F0537DGA(T)-9EV-A

Controller Family/series
UPD78
No. Of I/o's
55
Ram Memory Size
7KB
Cpu Speed
20MHz
No. Of Timers
8
No. Of Pwm
RoHS Compliant
Core Size
8bit
Program Memory Size
128KB
Oscillator Type
External, Internal
(3) Timing of output to SO1n pin (first bit)
410
Remark n = 0:
When communication is started, the value of transmit buffer register 1n (SOTB1n) is output from the SO1n pin.
The output operation of the first bit at this time is described below.
The first bit is directly latched by the SOTB1n register to the output latch at the falling (or rising) edge of SCK1n,
and output from the SO1n pin via an output selector. Then, the value of the SOTB1n register is transferred to the
SIO1n register at the next rising (or falling) edge of SCK1n, and shifted one bit. At the same time, the first bit of
the receive data is stored in the SIO1n register via the SI1n pin.
The second and subsequent bits are latched by the SIO1n register to the output latch at the next falling (or rising)
edge of SCK1n, and the data is output from the SO1n pin.
n = 0, 1:
Writing to SOTB1n or
Writing to SOTB1n or
reading from SIO1n
reading from SIO1n
Output latch
Output latch
µ
µ
PD78F0531, 78F0532, 78F0533
PD78F0534, 78F0535, 78F0536, 78F0537, 78F0537D
SOTB1n
SOTB1n
SCK1n
SCK1n
SIO1n
SIO1n
SO1n
SO1n
CHAPTER 16 SERIAL INTERFACES CSI10 AND CSI11
Figure 16-11. Output Operation of First Bit (1/2)
(b) Type 3: CKP1n = 1, DAP1n = 0
(a) Type 1: CKP1n = 0, DAP1n = 0
User’s Manual U17260EJ6V0UD
First bit
First bit
2nd bit
2nd bit

Related parts for UPD78F0537DGA(T)-9EV-A