UPD78F0537DGA(T)-9EV-A NEC, UPD78F0537DGA(T)-9EV-A Datasheet - Page 202

no-image

UPD78F0537DGA(T)-9EV-A

Manufacturer Part Number
UPD78F0537DGA(T)-9EV-A
Description
8BIT MCU, 128K FLASH, 7KB RAM, SMD
Manufacturer
NEC
Datasheet

Specifications of UPD78F0537DGA(T)-9EV-A

Controller Family/series
UPD78
No. Of I/o's
55
Ram Memory Size
7KB
Cpu Speed
20MHz
No. Of Timers
8
No. Of Pwm
RoHS Compliant
Core Size
8bit
Program Memory Size
128KB
Oscillator Type
External, Internal
<R>
7.4.3 External event counter operation
up with the valid edge of the TI00n pin) and bits 3 and 2 (TMC0n3 and TMC0n2) of 16-bit timer mode control register
0n (TMC0n) are set to 11, the valid edge of an external event input is counted, and a match interrupt signal indicating
matching between TM0n and CR00n (INTTM00n) is generated.
external event counter in the clear & start mode entered by the TI00n pin valid edge input (when TMC0n3 and
TMC0n2 = 10).
the following timing.
is not detected until it is detected two times in a row. Therefore, a noise with a short pulse width can be eliminated.
202
TI00n pin
When bits 1 and 0 (PRM0n1 and PRM0n0) of the prescaler mode register 0n (PRM0n) are set to 11 (for counting
To input the external event, the TI00n pin is used. Therefore, the timer/event counter cannot be used as an
The INTTM00n signal is generated with the following timing.
• Timing of generation of INTTM00n signal (second time or later)
However, the first match interrupt immediately after the timer/event counter has started operating is generated with
• Timing of generation of INTTM00n signal (first time only)
To detect the valid edge, the signal input to the TI00n pin is sampled during the clock cycle of f
Remarks 1. For the setting of I/O pins, see 7.3 (5) Port mode register 0 (PM0).
Remark n = 0:
= Number of times of detection of valid edge of external event × (Set value of CR00n + 1)
= Number of times of detection of valid edge of external event input × (Set value of CR00n + 2)
2. For how to enable the INTTM00n signal interrupt, see CHAPTER 19 INTERRUPT FUNCTIONS.
n = 0, 1:
detection
Edge
f
PRS
TMC0n3, TMC0n2
Operable bits
µ
µ
Figure 7-24. Block Diagram of External Event Counter Operation
PD78F0531, 78F0532, 78F0533
PD78F0534, 78F0535, 78F0536, 78F0537, 78F0537D
CHAPTER 7 16-BIT TIMER/EVENT COUNTERS 00 AND 01
User’s Manual U17260EJ6V0UD
16-bit counter (TM0n)
CR00n register
Clear
Match signal
controller
INTTM00n signal
Output
TO0n output
PRS
. The valid edge
TO0n pin

Related parts for UPD78F0537DGA(T)-9EV-A