MPC564CZP40 Freescale Semiconductor, MPC564CZP40 Datasheet - Page 922

IC MPU 32BIT W/CODE COMP 388PBGA

MPC564CZP40

Manufacturer Part Number
MPC564CZP40
Description
IC MPU 32BIT W/CODE COMP 388PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564CZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564CZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Development Support
software, by setting the corresponding software trap enable bit, or on the fly using the serial interface
implemented in the development port to set the corresponding development port trap enable bit.
External breakpoints can be generated by any of the peripherals of the system, including those found on
the MPC561/MPC563 or externally, and also by an external development system. Peripherals found on the
external bus use the serial interface of the development port to assert the external breakpoint.
In the RCPU, as in other RISC processors, saving/restoring machine state on the stack during exception
handling, is done mostly in software. When the software is in the middle of saving/restoring machine state,
MSR[RI] is cleared. Exceptions that occur and that are handled by the RCPU when MSR[RI] is clear result
in a non-restartable machine state. For more information refer to
Section 3.13.4,
“Exceptions.”
In general, breakpoints are recognized in the RCPU is only when MSR[RI] is set, which guarantees
machine restartability after a breakpoint. In this working mode breakpoints are said to be masked. There
are cases when it is desired to enable breakpoints even when MSR[RI] is clear, with the possible risk of
causing a non-restartable machine state. Therefore internal breakpoints have also a programmable
non-masked mode, and an external development system can also choose to assert a non-maskable external
breakpoint.
Watchpoints are not masked and therefore always reported on the external pins, regardless of the value of
MSR[RI]. The counters, although counting watchpoints, are part of the internal breakpoints logic and
therefore are not decremented when the RCPU is operating in the masked mode and MSR[RI] is clear.
Figure 23-1
shows the watchpoint and breakpoint support of the RCPU.
MPC561/MPC563 Reference Manual, Rev. 1.2
23-8
Freescale Semiconductor

Related parts for MPC564CZP40