MPC564CZP40 Freescale Semiconductor, MPC564CZP40 Datasheet - Page 625

IC MPU 32BIT W/CODE COMP 388PBGA

MPC564CZP40

Manufacturer Part Number
MPC564CZP40
Description
IC MPU 32BIT W/CODE COMP 388PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564CZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564CZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Because the QSMCM contains a mix of supervisor and user registers, AACK is asserted for either
supervisor or user mode accesses, and the bus cycle remains internal. If a supervisor-only register is
accessed in user mode, the module responds as if an access had been made to an unauthorized register
location, and a bus error is generated.
15.4.4
The interrupt structure of the IMB3 supports a total of 32 interrupt levels that are time multiplexed on the
IRQB[0:7] lines as seen in
In this structure, all interrupt sources place their asserted level on a time multiplexed bus during four
different time slots, with eight levels communicated per slot. The ILBS[0:1] signals indicate which group
of eight are being driven on the interrupt request lines.
The QSMCM module is capable of generating one of the 32 possible interrupt levels on the IMB3. The
levels that the interrupt will drive can be programmed into the interrupt request level (ILDSCI and
ILQSPI) bits located in the interrupt configuration register (QDSCI_IL and QSPI_IL). This value
determines which interrupt signal (IRQB[0:7]) is driven onto the bus during the programmed time slot.
Figure 15-3
Freescale Semiconductor
IMB3 CLOCK
IMB3 IRQ[7:0]
QSMCM Interrupts
shows a block diagram of the interrupt hardware.
ILBS[0:1]
Figure
00
MPC561/MPC563 Reference Manual, Rev. 1.2
15-2.
Figure 15-2. QSMCM Interrupt Levels
01
IRQ
Table 15-3. Interrupt Levels
7:0
ILBS[0:1]
00
01
10
11
10
IRQ
15:8
23:16
11
IRQ
Levels
16:23
24:31
8:15
0:7
31:24
00
IRQ
01
IRQ
7:0
10
Queued Serial Multi-Channel Module
11
15-7

Related parts for MPC564CZP40