MPC564CZP40 Freescale Semiconductor, MPC564CZP40 Datasheet - Page 188

IC MPU 32BIT W/CODE COMP 388PBGA

MPC564CZP40

Manufacturer Part Number
MPC564CZP40
Description
IC MPU 32BIT W/CODE COMP 388PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564CZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564CZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Central Processing Unit
3.14.5
When executing an eieio instruction, the load/store unit will wait until all previous accesses have
terminated before issuing cycles associated with load/store instructions following the eieio instruction.
3.14.6
A description of the time base register may be found in
and in
3.15
The MPC561/MPC563 has an internal memory space that includes memory-mapped control registers and
internal memory used by various modules on the chip. This memory is part of the main memory as seen
by the RCPU and can be accessed by an external system master.
3.15.1
3.15.1.1
The floating-point exception mode encoding in the RCPU is as shown in
The SF bit is reserved set to zero. The IP bit initial state after reset is set as programmed by the reset
configuration as specified by the USIU characteristics.
3.15.1.2
The RCPU implements all the instructions defined for the branch processor in the UISA in the hardware.
3.15.2
3.15.2.1
3-44
:
Chapter 8, “Clocks and Power
Unsupported Registers — The following registers are not supported by the MPC561/MPC563:
SDR, EAR, IBAT0U, IBAT0L, IBAT1U, IBAT1L, IBAT2U, IBAT2L, IBAT3U, IBAT3L,
DBAT0U, DBAT0L, DBAT1U, DBAT1L, DBAT2L, DBAT3U, DBAT3L.
Added Registers — For a list of added special purpose registers, refer to
Operating Environment Architecture (OEA)
Enforce In-Order Execution of I/O (eieio) Instruction
Time Base
Branch Processor Registers
Fixed-Point Processor
Machine State Register (MSR)
Branch Processors Instructions
Special Purpose Registers
Ignore exceptions
Precise
Precise
Precise
Table 3-21. Floating-Point Exception Mode Encoding
MPC561/MPC563 Reference Manual, Rev. 1.2
Mode
Control.”
Chapter 6, “System Configuration and
FE0
0
0
1
1
Table
FE1
0
1
0
1
3-21.
Table
Freescale Semiconductor
3-2, and
Protection,”
Table
3-3.

Related parts for MPC564CZP40