MPC564CZP40 Freescale Semiconductor, MPC564CZP40 Datasheet - Page 359

IC MPU 32BIT W/CODE COMP 388PBGA

MPC564CZP40

Manufacturer Part Number
MPC564CZP40
Description
IC MPU 32BIT W/CODE COMP 388PBGA
Manufacturer
Freescale Semiconductor
Series
MPC5xxr
Datasheets

Specifications of MPC564CZP40

Core Processor
PowerPC
Core Size
32-Bit
Speed
40MHz
Connectivity
CAN, EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
56
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.5 V ~ 2.7 V
Data Converters
A/D 32x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
388-BGA
Processor Series
MPC5xx
Core
PowerPC
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
CAN, JTAG, QSPI, SCI, SPI, UART
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
56
Number Of Timers
2
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 32 Channel)
For Use With
MPC564EVB - KIT EVAL FOR MPC561/562/563/564
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC564CZP40
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
External Bus Interface
In the MPC561/MPC563, no internal master initiates write bursts. The MPC561/MPC563 is designed to
perform this kind of transaction in order to support an external master that is using the memory controller
services. Refer to
Section 10.8, “Memory Controller External Master
Support.”
During the data phase of a burst-read cycle, the master receives data from the addressed slave. If the master
needs more than one data beat, it asserts BDIP. Upon receiving the second-to-last data beat, the master
negates BDIP. The slave stops driving new data after it receives the negation of the BDIP signal at the
rising edge of the clock.
Burst inputs (reads) in the MPC561/MPC563 are used only for instruction cycles. Data load cycles are not
supported.
Figures 9-12 through 9-21 are examples of various burst cycles, including illustrations of burst-read and
burst-write cycles for both the 16- and 32-bit port sizes.
MPC561/MPC563 Reference Manual, Rev. 1.2
Freescale Semiconductor
9-19

Related parts for MPC564CZP40