IPR-SDRAM/DDR2 Altera, IPR-SDRAM/DDR2 Datasheet - Page 9

no-image

IPR-SDRAM/DDR2

Manufacturer Part Number
IPR-SDRAM/DDR2
Description
IP CORE Renewal Of IP-SDRAM/DDR2
Manufacturer
Altera
Type
MegaCorer
Datasheets

Specifications of IPR-SDRAM/DDR2

Software Application
IP CORE, Memory Controllers, SDRAM
Supported Families
Cyclone, HardCopy, Stratix
Features
Data Mask Signals For Partial Write Operations, Bank Management Architecture
Core Architecture
FPGA
Core Sub-architecture
Cyclone, HardCopy, Stratix
Rohs Compliant
NA
Function
DDR2 SDRAM Controller
License
Renewal License
Lead Free Status / RoHS Status
na
Lead Free Status / RoHS Status
na
Chapter 1: About This Compiler
Installation and Licensing
Table 1–4. Typical Size (Part 2 of 2)
Installation and Licensing
March 2009 Altera Corporation
Stratix
Stratix II
Stratix II GX
Notes to
(1) These sizes are a guide only and vary with different choices of parameters. These numbers are created with the default settings for each device
(2) The controller uses M4K RAM blocks to buffer write data from the user logic. If you select a burst length of 1 (2 on the DDR SDRAM side), this
family, varying only the width of the interface. Generally, the controller uses about 700 LEs while the size of the datapath varies with width and
the amount of pipelining and clocking scheme required.
buffer is not necessary and no memory blocks are used in your variation, regardless of data width.
Device
Table
f
f
1–4:
Memory Width (Bits)
The performance of the entire system and in general the DDR or DDR2 SDRAM
controller depends upon the number of masters and slaves connected to the Avalon
Memory-Mapped (Avalon-MM) interface, which degrades as the number of masters
and slaves connected to it increases. If the number of masters connected to the slave
increases, the size of the arbiter (which is part of the Avalon-MM interface) increases,
which reduces the performance of the system. The DDR or DDR2 SDRAM controller
performance is limited by the frequency of Avalon-MM interface.
There is no latency associated within the Avalon-MM interface, when it transfers the
read or write request to the controller local interface. If there are multiple masters
connected to the DDR or DDR2 SDRAM controller, there may be wait states before
the request from the master is accepted by the controller.
For more information, refer to the System Interconnect Fabric for Memory-Mapped
Interfaces chapter in the
The DDR and DDR2 SDRAM Controller Compiler is part of the MegaCore IP Library,
which is distributed with the Quartus
website, www.altera.com.
For system requirements and installation instructions, refer to
Licensing for Windows and Linux
16
32
64
72
16
32
64
72
16
32
64
72
(Note 1)
LEs
Quartus II
Workstations.
Combinational
Handbook.
ALUTs
1,000
1,040
1,250
1,320
1,250
1,320
750
830
800
960
800
960
®
II software and downloadable from the Altera
DDR and DDR2 SDRAM Controller Compiler User Guide
Logic Registers
Quartus II Installation &
M4K RAM Blocks
1
2
4
5
1
2
4
5
1
2
4
5
(2)
1–5
®

Related parts for IPR-SDRAM/DDR2