R0K561622S000BE Renesas Electronics America, R0K561622S000BE Datasheet - Page 907

KIT STARTER FOR H8SX/1622

R0K561622S000BE

Manufacturer Part Number
R0K561622S000BE
Description
KIT STARTER FOR H8SX/1622
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr
Datasheets

Specifications of R0K561622S000BE

Contents
Board, Cables, CD, Debugger, Power Supply
Silicon Manufacturer
Renesas
Features
Coding And Debugging, E10A Emulator, RS232 Serial Connection
Kit Contents
Board
Silicon Family Name
H8SX/1622F
Silicon Core Number
R5F61622N50LGV
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
H8SX/1622
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
23.3
The PLL circuit has the function of multiplying the frequency of the clock from the oscillator by a
factor of 4. The frequency multiplication factor is fixed. The phase difference is controlled so that
the timing of the rising edge of the internal clock is the same as that of the EXTAL pin signal.
23.4
23.4.1
The frequency divider divides the PLL clock to generate a 1/2, 1/4, or 1/8 clock. After bits ICK2
to ICK0, PCK 2 to PCK0, and BCK2 to BCK0 are modified, this LSI operates at the modified
frequency.
23.4.2
The frequency divider divides the frequency of the PLL clock to create 1/3, 1/4, 1/5, and 1/6
clocks. After the ACK2, ACK1, and ACK0 bits are rewritten, the ∆Σ A/D converter operates
according to the frequency available after change. Before rewriting these bits, you need to set the
∆Σ A/D converter's module stop bit to 1 so that the ∆Σ A/D converter is stopped. Setting this
frequency is recommended because of the characteristics of the ∆Σ A/D converter: that is, Aφ is
designed to produce maximum accuracy in the neighborhood of 25 MHz.
PLL Circuit
Frequency Divider
1φ, Bφ, Pφ Frequency Dividers
Aφ Frequency Divider
Rev. 2.00 Sep. 16, 2009 Page 877 of 1036
Section 23 Clock Pulse Generator
REJ09B0414-0200

Related parts for R0K561622S000BE