R0K561622S000BE Renesas Electronics America, R0K561622S000BE Datasheet - Page 289

KIT STARTER FOR H8SX/1622

R0K561622S000BE

Manufacturer Part Number
R0K561622S000BE
Description
KIT STARTER FOR H8SX/1622
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr
Datasheets

Specifications of R0K561622S000BE

Contents
Board, Cables, CD, Debugger, Power Supply
Silicon Manufacturer
Renesas
Features
Coding And Debugging, E10A Emulator, RS232 Serial Connection
Kit Contents
Board
Silicon Family Name
H8SX/1622F
Silicon Core Number
R5F61622N50LGV
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
H8SX/1622
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
This LSI includes a 2-channel DMA controller (DMAC).
9.1
• Maximum of 4-G byte address space can be accessed
• Byte, word, or longword can be set as data transfer unit
• Maximum of 4-G bytes (4,294,967,295 bytes) can be set as total transfer size
• DMAC activation methods are auto-request, on-chip module interrupt, and external request.
• Dual or single address mode can be selected as address mode
• Normal, repeat, or block transfer can be selected as transfer mode
Supports free-running mode in which total transfer size setting is not needed
Auto request:
On-chip module interrupt: Interrupt requests from on-chip peripheral modules can be selected
External request:
Dual address mode: Both source and destination are specified by addresses
Single address mode: Either source or destination is specified by the DREQ signal and the
other is specified by address
Normal transfer mode:
Repeat transfer mode:
Block transfer mode:
Features
Section 9 DMA Controller (DMAC)
CPU activates (cycle stealing or burst access can be selected)
Low level or falling edge detection of the DREQ signal can be
as an activation source
selected. External request is available for the two channels.
In block transfer mode, low level detection is only available.
One byte, one word, or one longword data is transferred at a
single transfer request
One byte, one word, or one longword data is transferred at a
single transfer request
Repeat size of data is transferred and then a transfer address
returns to the transfer start address
Up to 65536 transfers (65,536 bytes/words/longwords) can be set
as repeat size
One block data is transferred at a single transfer request
Up to 65,536 bytes/words/longwords can be set as block size
Rev. 2.00 Sep. 16, 2009 Page 259 of 1036
Section 9 DMA Controller (DMAC)
REJ09B0414-0200

Related parts for R0K561622S000BE