R0K561622S000BE Renesas Electronics America, R0K561622S000BE Datasheet - Page 939

KIT STARTER FOR H8SX/1622

R0K561622S000BE

Manufacturer Part Number
R0K561622S000BE
Description
KIT STARTER FOR H8SX/1622
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr
Datasheets

Specifications of R0K561622S000BE

Contents
Board, Cables, CD, Debugger, Power Supply
Silicon Manufacturer
Renesas
Features
Coding And Debugging, E10A Emulator, RS232 Serial Connection
Kit Contents
Board
Silicon Family Name
H8SX/1622F
Silicon Core Number
R5F61622N50LGV
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
H8SX/1622
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
24.8.2
Exit from deep software standby mode is initiated by signals on the external interrupt pins (NMI
and IRQ0-A to IRQ3-A), RES pin, or STBY pin.
1. Exit from deep software standby mode by external interrupt pins
2. Exit from deep software standby mode by the signal on the RES pin
3. Exit from deep software standby mode by the signal on the STBY pin
Deep software standby mode is canceled when any of the DNMIF and DIRQnF (n = 3 to 0)
bits in DPSIFR is set to 1. The DNMIF or DIRQnF (n = 3 to 0) bit is set to 1 when a specified
edge is generated in the NMI or IRQ0-A to IRQ3-A pins, that has been enabled by the
DIRQnE (n = 3 to 0) bit in DPSIER. The rising or falling edge of the signals can be specified
with DPSIEGR.
When deep software standby mode clearing source is generated, internal power supply starts
simultaneously with the start of clock oscillation, and internal reset signal is generated for the
entire LSI. Once the time specified by the WTSTS5 to WTSTS0 bits in DPSWCR has elapsed,
a stable clock signal is being supplied throughout the LSI and the internal reset is cleared.
Deep software standby mode is canceled on clearing of the internal reset, and then the reset
exception handling starts.
When deep software standby mode is canceled by an external interrupt pin, the DPSRSTF bit
in RSTSR is set to 1.
Clock oscillation and internal power supply start as soon as the signal on the RES pin is driven
low. At the same time, clock signals are supplied to the LSI. In this case, the RES pin has to be
held low until the clock oscillation has become stable. Once the signal on the RES pin is
driven high, the CPU starts reset exception handling.
When the STBY pin is driven low, a transition is made to hardware standby mode.
Exit from Deep Software Standby Mode
Rev. 2.00 Sep. 16, 2009 Page 909 of 1036
Section 24 Power-Down Modes
REJ09B0414-0200

Related parts for R0K561622S000BE