MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 908

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Enhanced Three-Speed Ethernet Controllers
15.6.7.3
In the RxBD the user initializes the E, I, and W bits in the first word and the pointer in second word. If the
data buffer is used, the eTSEC modifies the E, L, F, M, BC, MC, LG, NO, CR, OV, and TR bits and writes
the length of the used portion of the buffer in the first word. The M, BC, MC, LG, NO, CR, OV, and TR
bits in the first word of the buffer descriptor are only modified by the eTSEC if the L (last BD in frame)
bit is set. The first word of the RxBD contains control and status bits. Its formats are detailed below.
The number of buffer descriptors in a ring is set using the W bit to indicate that the next buffer wraps back
to the beginning of the ring. See
information on setting the size of the buffer ring.
Figure 15-148
The RxBD definition is interpreted by eTSEC hardware as if RxBDs mapped to C data structures in the
manner illustrated by
15-190
Offset
0–1
2–3
4–7
Offset + 0
Offset + 2
Offset + 4
Offset + 6
0–15
0–31
Bits
14
15
Table 15-163. Transmit Data Buffer Descriptor (TxBD) Field Descriptions (continued)
Receive Buffer Descriptors (RxBD)
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
defines the RxBD.
TX Data
Length
Pointer
Name
Buffer
TOE
Data
UN
TR
E
0
Figure
RO1
Underrun. Written by the eTSEC.
0 No underrun encountered (data was retrieved from external memory in time to send a complete
1 The Ethernet controller encountered a transmitter underrun condition while sending the
TCP/IP off-load enable. Written by user. Valid only if set in the first BD of a frame.
0 No TCP/IP off-load acceleration is applied to the frame prior to transmission.
1 eTSEC looks for a TOE Frame Control Block preceding the frame, and applies TCP/IP off-load
Truncation. Written by the eTSEC. Set in the last TxBD (TxBD[L] is set) when IEVENT[BABT]
occurs for a frame (a frame length greater than or equal to the value set in the maximum frame
length register is encountered, the HFE bit in the BD is cleared, and MACCFG2[Huge Frame] is
cleared). The frame is sent truncated.
Data length is the number of octets the eTSEC should transmit from this BD’s data buffer. It is never
modified by the eTSEC. This field must be greater than zero, as zero indicates a BD not ready.
The transmit buffer pointer contains the address of the associated data buffer. The data buffer
pointer for the first BD of a TxPAL-enabled frame must be aligned on an 8-byte boundary. There are
no alignment restrictions for the data buffer pointers of the second or subsequent BDs of a
TxPAL-enabled frame, or for non-TxPAL frames.
1
frame).
associated buffer. This could also have occurred in relation to a bus error causing
IEVENT[EBERR]. The eTSEC terminates the transmission and updates UN.
acceleration as controlled by the FCB.
W
2
15-149.
Section 15.5.3.5.5, “Maximum Frame Length Register
Figure 15-148. Receive Buffer Descriptor
3
I
L
4
F
5
RX DATA BUFFER POINTER
0
6
DATA LENGTH
M
7
Description
BC
8
MC
9
LG
10
NO
11
SH
12
Freescale Semiconductor
CR
13
(MAXFRM),” for
OV
14
TR
15

Related parts for MPC8313CZQADDC