MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 1038

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Universal Serial Bus Interface
16.6.12.3.3 Split Transaction Execution State Machine for Isochronous
In this section, all references to micro-frame are in the context of a micro-frame within an H-Frame.
If the Active bit in the Status byte is a zero, the host controller ignores the siTD and continues traversing
the periodic schedule. Otherwise the host controller processes the siTD as specified below. A split
transaction state machine is used to manage the split-transaction protocol sequence. The host controller
uses the fields defined in
Transfers,”
State Machine for Interrupt,”
illustrates the state machine for managing an siTD through an isochronous split transaction. Bold, dotted
circles denote the state of the Active bit in the Status field of a siTD. The Bold, dotted arcs denote the
transitions between these states. Solid circles denote the states of the split transaction state machine and
the solid arcs denote the transitions between these states. Dotted arcs and boxes reference actions that take
place either as a result of a transition or from being in a state.
16.6.12.3.4 Periodic Isochronous—Do-Start-Split
Isochronous split transaction OUTs use only this state. An siTD for a split-transaction isochronous IN is
either initialized to this state, or the siTD transitions to this state from Do Complete Split when a case 2a
(IN) or 2b scheduling boundary isochronous split-transaction completes.
Each time the host controller reaches an active siTD in this state, it checks the siTD[S-mask] against
cMicroFrameBit. If there is a one in the appropriate position, the siTD executes a start-split transaction.
16-110
Active = 0
Transaction
plus the variable cMicroFrameBit defined in
Complete
IN Split
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Transaction
OUT Split
Complete
Figure 16-59. Split Transaction State Machine for Isochronous
Advance Data
Buffer State
Active
Not
Section 16.6.12.3.2, “Tracking Split Transaction Progress for Isochronous
Active = 0
to track the progress of an isochronous split transaction.
Case 2(a,b)
Complete
siTD x–1
MDATA
Active = 1
Complete-
Active
Start-
Split
Split
Do
Do
siTD.S-Mask & cMicroFrameBit
Direction .eq. OUT
Not Last
Section 16.6.12.2.5, “Split Transaction Execution
NYET
CheckPreviousBit(C-prog-mask,
.and.
.and.
C-Mask, cMicroFrameBit)
Issue Start-Split
Transaction
Issue Complete-Split
siTD.S-Mask & cMicroFrameBit
Transaction
Direction .eq. IN
.and.
Freescale Semiconductor
Figure 16-59

Related parts for MPC8313CZQADDC