MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 439

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
The auto-refresh commands are staggered across the two possible banks to reduce the system’s
instantaneous power requirements. Three sets of auto refresh commands are issued on consecutive cycles
when the memory is populated with one DIMMs. The initial PRECHARGE-ALL commands are also
staggered in three groups for convenience. It is important to note that when entering self-refresh mode,
only one refresh command is issued simultaneously to all physical banks. For this entire refresh sequence,
no cycle optimization occurs for the usual case where fewer than two banks are installed. After the refresh
sequence completes, any pending memory request is initiated after an inactive period specified by
TIMING_CFG_1 [REFREC] and TIMING_CFG_3[EXT_REFREC]. In addition, posted refreshes are
supported to allow the refresh interval to be set to a larger value.
9.5.8.1
Refresh timing for the DDR SDRAM is controlled by the programmable timing parameter
TIMING_CFG_1 [REFREC], which specifies the number of memory bus clock cycles from the refresh
command until a logical bank activate command is allowed. The DDR memory controller implements
bank staggering for refreshes, as shown in
example).
System software is responsible for optimal configuration of TIMING_CFG_1 [REFREC] and
TIMING_CFG_3[EXT_REFREC] at reset. Configuration must be completed before DDR SDRAM
accesses are attempted.
9.5.8.2
In full-on mode, the DDR memory controller supplies the normal auto refresh to SDRAM. In sleep mode,
the DDR memory controller can be configured to take advantage of self-refreshing SDRAMs or to provide
no refresh support. Self-refresh support is enabled with the SREN memory control parameter.
Freescale Semiconductor
SDRAM Clock
MCS(0)
MCS(1)
MCKE
MRAS
MCAS
DDR SDRAM Refresh Timing
DDR SDRAM Refresh and Power-Saving Modes
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
MA n
Figure 9-30. DDR SDRAM Bank Staggered Auto Refresh Timing
0
1
2
3
Figure 9-30
4
5
6
(TIMING_CFG_1 [REFREC] = 10 in this
7
REFREC
8
9
10
11
0 or 3
ROW
12
DDR Memory Controller
13
14
9-45

Related parts for MPC8313CZQADDC