MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 773

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
15.5.3.3.6
RQFAR, shown in
received queue filer table. Each table entry occupies a pair of 32-bit words, denoted RQCTRL and
RQPROP. To access the RQCTRL and RQPROP words of entry n, write n to RQFAR. Then read or write
the indexed RQCTRL and RQPROP words by reading or writing the RQFCR and RQFPR registers,
respectively.
Freescale Semiconductor
10–15
16–17
18–23
24–25
26–31
Bits
8–9
B1OFFSET Offset relative to the header defined by B1CTL that locates byte 1 of property ARB. An effective offset
B2OFFSET Offset relative to the header defined by B2CTL that locates byte 2 of property ARB. An effective offset
B3OFFSET Offset relative to the header defined by B3CTL that locates byte 3 of property ARB. An effective offset
B1CTL
B2CTL
B3CTL
Name
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
Receive Queue Filer Table Address Register (RQFAR)
Figure
Location of byte 1 of property ARB.
00 Byte 1 is not extracted, and appears as zero in property ARB.
01 Byte 1 is located in the received frame at offset (B1OFFSET – 8) bytes from the first byte of the
10 Byte 0 is located in the received frame at offset B1OFFSET bytes from the byte after the last byte of
11 Byte 0 is located in the received frame at offset B1OFFSET bytes from the byte after the last byte of
of zero points to the first byte of the specified header.
Location of byte 2 of property ARB.
00 Byte 2 is not extracted, and appears as zero in property ARB.
01 Byte 2 is located in the received frame at offset (B2OFFSET – 8) bytes from the first byte of the
10 Byte 0 is located in the received frame at offset B2OFFSET bytes from the byte after the last byte of
11 Byte 0 is located in the received frame at offset B2OFFSET bytes from the byte after the last byte of
of zero points to the first byte of the specified header.
Location of byte 3 of property ARB.
00 Byte 3 is not extracted, and appears as zero in property ARB.
01 Byte 3 is located in the received frame at offset (B3OFFSET – 8) bytes from the first byte of the
10 Byte 0 is located in the received frame at offset B3OFFSET bytes from the byte after the last byte of
11 Byte 0 is located in the received frame at offset B3OFFSET bytes from the byte after the last byte of
of zero points to the first byte of the specified header.
Ethernet DA. In non-FIFO modes, a negative effective offset points to bytes of the standard Ethernet
preamble. Values of B1OFFSET less than 8 are reserved in FIFO modes.
the layer 2 header.
the layer 3 header.
Ethernet DA. In non-FIFO modes, a negative effective offset points to bytes of the standard Ethernet
preamble. Values of B2OFFSET less than 8 are reserved in FIFO modes.
the layer 2 header.
the layer 3 header.
Ethernet DA. In non-FIFO modes, a negative effective offset points to bytes of the standard Ethernet
preamble. Values of B3OFFSET less than 8 are reserved in FIFO modes.
the layer 2 header.
the layer 3 header.
15-27, contains the index of the current, indirectly accessible entry of the
Table 15-31. RBIFX Field Descriptions (continued)
Description
Enhanced Three-Speed Ethernet Controllers
15-55

Related parts for MPC8313CZQADDC