MPC8313CZQADDC Freescale Semiconductor, MPC8313CZQADDC Datasheet - Page 386

no-image

MPC8313CZQADDC

Manufacturer Part Number
MPC8313CZQADDC
Description
Microprocessors - MPU 8313 REV2.2 PB NO EN EXT
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8313CZQADDC

Processor Series
MPC8313
Core
e300
Data Bus Width
16 bit
Maximum Clock Frequency
133 MHz
Program Memory Size
16 KB
Data Ram Size
16 KB
Interface Type
I2C
Mounting Style
SMD/SMT
Package / Case
PBGA
Number Of Programmable I/os
32
Number Of Timers
4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8313CZQADDC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Integrated Programmable Interrupt Controller (IPIC)
Note that in core disabled mode the user should use SIVCR only read an updated interrupt vector (SMVCR
should not be used).
Table 8-30
8.6
The following sections describe the types of interrupts, interrupt configurations, and their priorities.
8.6.1
The IPIC is responsible for receiving hardware-generated interrupts from different sources (both internal
and external) along with prioritizing and delivering them to the CPU for servicing. The interrupt sources
are controlled by the IPIC unit and may cause three types of exceptions in the processor core. The int signal
is the main interrupt output from the IPIC to the processor core and causes the external interrupt
exception.The cint signal is the critical interrupt output from the IPIC to the processor core and causes the
critical external interrupt exception. The smi signal is the system management interrupt output from the
IPIC to the processor core and causes the system management interrupt exception. The machine check
exception is caused by the internal mcp signal generated by the IPIC, informing the processor of error
conditions, assertion of the external MCP request, and other conditions.
8-28
25–31 MVEC System management interrupt vector. Specifies a 7-bit unique number of the IPIC’s highest priority system
Offset 0x64
Reset
6–24
Bits
0–5
W
R
MVECx Backward (MPC8260) compatible system management interrupt vector. Specifies a 6-bit unique number of the
0
Name
Functional Description
defines the bit fields of SMVCR.
Interrupt Types
MVECx
MPC8313E PowerQUICC™ II Pro Integrated Processor Family Reference Manual, Rev. 2
IPIC’s highest priority system management interrupt source, pending to the core. When a system management
interrupt request occurs, SMVCR can be read. If there are multiple system management interrupt sources,
SMVCR latches the highest priority system management interrupt. Note that MVECx f correctly reflects only
the first 64 interrupt vectors (See
The value of SMVEC cannot change while it is being read.
Write ignored, read = 0
management interrupt source, pending to the core. When a system management interrupt request occurs,
SMVCR can be read. If there are multiple system management interrupt sources, SMVCR latches the highest
priority system management interrupt. Note that MVEC field will correctly reflect all interrupt vectors (See
Table 8-6
The value of SMVEC cannot change while it is being read.
Figure 8-24. System Management Interrupt Vector Register (SMVCR)
5
for details).
6
Table 8-30. SMVCR Field Descriptions
Table 8-6
for details).
All zeros
Description
24 25
Freescale Semiconductor
Access: Read only
MVEC
31

Related parts for MPC8313CZQADDC