SPAKDSP303AG100 Freescale Semiconductor, SPAKDSP303AG100 Datasheet - Page 72

no-image

SPAKDSP303AG100

Manufacturer Part Number
SPAKDSP303AG100
Description
IC DSP 24BIT 100MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Series
DSP563xxr
Type
Fixed Pointr
Datasheets

Specifications of SPAKDSP303AG100

Interface
Host Interface, SSI, SCI
Clock Rate
100MHz
Non-volatile Memory
ROM (576 B)
On-chip Ram
24kB
Voltage - I/o
3.30V
Voltage - Core
3.30V
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
144-LQFP
Device Core Size
24b
Clock Freq (max)
100MHz
Mips
100
Device Input Clock Speed
100MHz
Ram Size
24KB
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SPAKDSP303AG100
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Core Configuration
4-14
* The MD–MA bits reflect the corresponding value of the mode input (that is, MODD–MODA), respectively.
Bit Number
9–8
3–0
10
7
6
5
4
Table 4-3. Operating Mode Register (OMR) Bit Definitions (Continued)
CDP[1–0]
Bit Name
MD–MA
EBD
MS
BE
SD
Reset Value
11
0
0
0
0
0
*
DSP56303 User’s Manual, Rev. 2
Cache Burst Mode Enable
Enables/disables Burst mode in the memory expansion port during an
instruction cache miss. If the bit is cleared, Burst mode is disabled and only
one program word is fetched from the external memory when an instruction
cache miss condition is detected. If the bit is set, Burst mode is enabled, and
up to four program words are fetched from the external memory when an
instruction cache miss is detected.
Core-DMA Priority
Specify the priority of core and DMA accesses to the external bus.
Memory Switch Mode
Allows some internal data memory (X, Y, or both) to become part of the chip
internal Program RAM.
Notes: 1.
Stop Delay Mode
Determines the length of the delay invoked when the core exits the Stop
state. The STOP instruction suspends core processing indefinitely until a
defined event occurs to restart it. If SD is cleared, a 128K clock cycle delay is
invoked before a STOP instruction cycle continues. However, if SD is set,
the delay before the instruction cycle continues is 16 clock cycles. The long
delay allows a clock stabilization period for the internal clock to begin
oscillating and to stabilize. When a stable external clock is used, the shorter
delay allows faster start-up of the DSP56300 core.
Reserved. Write to zero for future compatibility.
External Bus Disable
Disables the external bus controller to reduce power consumption when
external memories are not used. When EBD is set, the external bus
controller is disabled and external memory cannot be accessed. When EBD
is cleared, the external bus controller is enabled and external access can be
performed. Hardware reset clears the EBD bit.
Chip Operating Mode
Indicate the operating mode of the DSP56300 core. On hardware reset,
these bits are loaded from the external mode select pins, MODD, MODC,
MODB, and MODA, respectively. After the DSP56300 core leaves the Reset
state, MD–MA can be changed under program control.
00
01
10
11
2.
3.
Determined by comparing status register CP[1–0] to the active
DMA channel priority
DMA accesses have higher priority than core accesses
DMA accesses have lower priority than the core accesses
Program data placed in the Program RAM/Instruction Cache
area changes its placement after the OMR[MS] bit is set (that
is, the Instruction Cache always uses the highest internal
program RAM addresses).
To ensure proper operation, place six NOP instructions after
the instruction that changes the MS bit.
To ensure proper operation, do not set the MS bit while the
Instruction Cache is enabled (SR[CE] bit is set).
DMA accesses have the same priority as the core accesses
Description
Freescale Semiconductor

Related parts for SPAKDSP303AG100