SPAKDSP303AG100 Freescale Semiconductor, SPAKDSP303AG100 Datasheet - Page 175

no-image

SPAKDSP303AG100

Manufacturer Part Number
SPAKDSP303AG100
Description
IC DSP 24BIT 100MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Series
DSP563xxr
Type
Fixed Pointr
Datasheets

Specifications of SPAKDSP303AG100

Interface
Host Interface, SSI, SCI
Clock Rate
100MHz
Non-volatile Memory
ROM (576 B)
On-chip Ram
24kB
Voltage - I/o
3.30V
Voltage - Core
3.30V
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
144-LQFP
Device Core Size
24b
Clock Freq (max)
100MHz
Mips
100
Device Input Clock Speed
100MHz
Ram Size
24KB
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SPAKDSP303AG100
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Operation starts as follows:
8.4.1 Preamble, Break, and Data Transmission Priority
Two or three transmission commands can be set simultaneously:
After the current character transmission, if two or more of these commands are set, the
transmitter executes them in the following order: preamble, break, data.
8.4.2 Bootstrap Loading Through the SCI (Boot Mode $2 or RA)
When the DSP comes out of reset, it checks the MODD, MODC, MODB, and MODA pins and
sets the corresponding mode bits in the Operating Mode Register (OMR). If the mode bits are
write to 0010 or 1010, respectively, the DSP loads the program RAM from the SCI.
Appendix A‚ Bootstrap Program shows the complete bootstrap code. This program performs
the following steps:
First, the SCI Control Register is set to $000302, which enables the transmitter and receiver and
configures the SCI for 10 bits asynchronous with one start bit, 8 data bits, one stop bit, and no
parity. Next, the SCI Clock Control Register is set to $00C000, which configures the SCI to use
external receive and transmit clocks from the
times the desired serial data rate.
The next step is to receive the program size and then the starting address to load the program.
These two numbers are three bytes each loaded least significant byte first. Each byte is echoed
Freescale Semiconductor
1.
2.
3.
4.
For an internally-generated clock, the
SCI is enabled (Step 3 above) for Asynchronous modes. In Synchronous mode, the
signal is active only while transmitting (that is, a gated clock).
Data is received only when the receiver is enabled (RE = 1) and after the occurrence of the
SCI receive sequence on the
sequence).
Data is transmitted only after the transmitter is enabled (TE = 1), and after the
initialization sequence has been transmitted (depending on the operating mode).
A preamble (TE is set.)
A break (SBK is set or is cleared.)
An indication that there is data for transmission (TDRE is cleared.)
Configures the SCI.
Loads the program size.
Loads the location where the program begins loading in program memory.
Loads the program.
DSP56303 User’s Manual, Rev. 2
RXD
signal, as defined by the operating mode (that is, idle line
SCLK
SCLK
signal starts operation immediately after the
pin input. This external clock must be 16
SCI Initialization
SCLK
8-7

Related parts for SPAKDSP303AG100