SPAKDSP303AG100 Freescale Semiconductor, SPAKDSP303AG100 Datasheet - Page 285

no-image

SPAKDSP303AG100

Manufacturer Part Number
SPAKDSP303AG100
Description
IC DSP 24BIT 100MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Series
DSP563xxr
Type
Fixed Pointr
Datasheets

Specifications of SPAKDSP303AG100

Interface
Host Interface, SSI, SCI
Clock Rate
100MHz
Non-volatile Memory
ROM (576 B)
On-chip Ram
24kB
Voltage - I/o
3.30V
Voltage - Core
3.30V
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
144-LQFP
Device Core Size
24b
Clock Freq (max)
100MHz
Mips
100
Device Input Clock Speed
100MHz
Ram Size
24KB
Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SPAKDSP303AG100
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Host Litle Endian (HLEND) bit 6-23
Host Multiplexed Bus (HMUX) bit 6-17
host port
Host Port Control Register (HPCR) 6-3
host processor address space 6-21
Host Receive (HRX) register 6-5
Host Receive Data Full (HRDF) bit 6-6
Host Receive Interrupt Enable (HRIE) bit 6-13
Host Receive Request (HRRQ) 6-8
host request 6-5
Host Request (HREQ) bit 6-25
Host Request Enable (HREN) bit 6-18
host request line 6-3
Host Request Open Drain (HROD) bit 6-17
host request pins 6-9
Host Request Polarity (HRP) bit 6-16
Host Status Register (HSR) 6-12
Host Transmit (HTX) register 6-6
Host Transmit Data Empty (HTDE) bit 6-6
Host Transmit Data Register (HTDR)
Freescale Semiconductor
STOP command 6-21
STOP instruction 6-27
Stop mode 6-21
timing requirements 6-6
Transmit Byte Registers 6-5
Transmit Byte Registers (TXH, TXM, TXL) 6-27
Transmit Data Registers (TXH, TXM, TXL) 6-5
Transmit Registers (TXH, TXM, TXL) 6-6
vector registers 6-21
configuration 2-9
usage considerations 2-9
6-28
Host Acknowledge Enable (HAEN) 6-18
Host Acknowledge Polarity (HAP) 6-16
Host Address Line 8 Enable (HA8EN) 6-18
Host Address Line 9 Enable (HA9EN) 6-18
Host Address Strobe Polarity (HASP) 6-17
Host Chip Select Enable (HCSEN) 6-18
Host Chip Select Polarity (HCSP) 6-17
Host Data Strobe Polarity (HDSP) 6-17
Host Dual Data Strobe (HDDS) 6-17
Host Enable (HEN) 6-17
Host GPIO Port Enable (HGEN) 6-18
Host Multiplexed Bus (HMUX) 6-17
Host Request Enable (HREN) 6-18
Host Request Open Drain (HROD) 6-17
Host Request Polarity (HRP) 6-16
programming sheet B-4
double 2-2
enabling 6-8
single 2-2
Host Command Pending (HCP) 6-14
Host Flags 0, 1 (HF) 6-14
Host Receive Data Full (HRDF) 6-14
Host Transmit Data Empty (HTDE) 6-14
,
6-29
,
B-19
,
,
,
6-13
6-12
6-12
,
,
,
,
,
6-30
6-19
6-12
6-14
6-19
,
6-14
,
,
DSP56303 User’s Manual, Rev. 2
,
6-30
6-16
6-30
,
7-19
,
6-20
,
Host Transmit Interrupt Enable (HTIE) bit 6-13
Host Vector (HV) bits 6-24
Hosts Interface (HI08)
host-to-DSP transfers 6-5
I
I/O space
Idle Line Flag (IDLE) bit 8-16
Idle Line Interrupt Enable (ILIE) bit 8-12
Idle Line Wakeup mode 8-3
Initialize (INIT) bit 6-22
initializing the timer 9-3
instruction cache 1-5
Interface Control Register (ICR) 6-22
Interface Status Register (ISR) 6-24
Interface Vector Register (IVR) 6-26
internal buses 1-10
internal I/O memory map B-2
internal program memory 3-1
interrupt 1-8
interrupt and mode control 2-8
interrupt conditions 5-2
interrupt control 2-8
Interrupt Control Register (ICR)
programming sheet B-18
Interrupt Control Register (ICR)
X data memory 3-3
location 3-6
Double Host Request (HDRQ) 6-8
Host Flag 0 (HF0) 6-23
Host Flag 1 (HF1) 6-23
Host Little Endian (HLEND) 6-23
Initialize (INIT) 6-22
Receive Request Enable (RREQ) 6-23
Transmit Request Enable (TREQ) 6-23
Host Flag 2 (HF2) 6-25
Host Flag 3 (HF3) 6-25
Host Request (HREQ) 6-25
Receive Data Full (RDF) 6-6
Receive Data Register Full (RXDF) 6-26
Transmit Data Empty (TDE) 6-6
Transmit Data Register Empty (TXDE) 6-25
Transmitter Ready (TRDY) 6-25
configuring 4-15
Host Interface (HI08) 6-5
priorities B-8
source priorities 4-18
sources 4-15
table 4-15
table, memory map 4-16
trigger mode 4-16
vector 4-16
programming sheet B-21
programming sheet B-21
,
5-2
,
4-16
,
3-2
,
,
B-6
3-4
,
,
,
B-22
3-2
6-6
,
6-23
Index-7
Index

Related parts for SPAKDSP303AG100