HD64F7144F50V Renesas Electronics America, HD64F7144F50V Datasheet - Page 455

IC SUPERH MCU FLASH 256K 112QFP

HD64F7144F50V

Manufacturer Part Number
HD64F7144F50V
Description
IC SUPERH MCU FLASH 256K 112QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7144r
Datasheets

Specifications of HD64F7144F50V

Core Processor
SH-2
Core Size
32-Bit
Speed
50MHz
Connectivity
EBI/EMI, I²C, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
74
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
112-QFP
For Use With
HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)EDK7145 - DEV EVALUATION KIT SH7145
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS
Quantity:
450
Part Number:
HD64F7144F50V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS
Quantity:
110
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD64F7144F50V
Quantity:
6
Bit
4
3
Bit Name
FER
PER
Initial Value
0
0
R/W
R/(W)* Framing Error
R/(W)* Parity Error
Description
Indicates that a framing error occurred during
reception in asynchronous mode, causing abnormal
termination.
[Setting condition]
In 2 stop bit mode, only the first stop bit is checked
for a value to 1; the second stop bit is not checked. If
a framing error occurs, the receive data is transferred
to RDR but the RDRF flag is not set. Also,
subsequent serial reception cannot be continued
while the FER flag is set to 1. In clocked synchronous
mode, serial transmission cannot be continued,
either.
[Clearing conditions]
The FER flag is not affected and retains its previous
value when the RE bit in SCR is cleared to 0.
Indicates that a parity error occurred during reception
using parity addition in asynchronous mode, causing
abnormal termination.
[Setting condition]
If a parity error occurs, the receive data is transferred
to RDR but the RDRF flag is not set. Also,
subsequent serial reception cannot be continued
while the PER flag is set to 1. In clocked synchronous
mode, serial transmission cannot be continued,
either.
[Clearing conditions]
The PER flag is not affected and retains its previous
value when the RE bit in SCR is cleared to 0.
When the stop bit is 0
Power-on reset or software standby mode
When 0 is written to FER after reading FER = 1
When a parity error is detected during reception
Power-on reset or software standby mode
When 0 is written to PER after reading PER = 1
13. Serial Communication Interface (SCI)
Rev.4.00 Mar. 27, 2008 Page 409 of 882
REJ09B0108-0400

Related parts for HD64F7144F50V