HD64F7144F50V Renesas Electronics America, HD64F7144F50V Datasheet - Page 241

IC SUPERH MCU FLASH 256K 112QFP

HD64F7144F50V

Manufacturer Part Number
HD64F7144F50V
Description
IC SUPERH MCU FLASH 256K 112QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7144r
Datasheets

Specifications of HD64F7144F50V

Core Processor
SH-2
Core Size
32-Bit
Speed
50MHz
Connectivity
EBI/EMI, I²C, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
74
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
112-QFP
For Use With
HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)EDK7145 - DEV EVALUATION KIT SH7145
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS
Quantity:
450
Part Number:
HD64F7144F50V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS
Quantity:
110
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD64F7144F50V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
HD64F7144F50V
Quantity:
6
Bus Modes:
Select the appropriate bus mode in the TM bits of CHCR_0 to CHCR_3. There are two bus
modes: cycle steal and burst.
• Cycle-Steal Mode
• Burst Mode
In the cycle steal mode, the bus mastership is given to another bus master after each one-
transfer-unit (byte, word, or longword) DMAC transfer. When the next transfer request occurs,
the bus mastership are obtained from the other bus master and a transfer is performed for one
transfer unit. When that transfer ends, the bus mastership is passed to the other bus master.
This is repeated until the transfer end conditions are satisfied.
The cycle steal mode can be used with all categories of transfer destination, transfer source and
transfer request. Figure 10.11 shows an example of DMA transfer timing in the cycle steal
mode. Transfer conditions are dual address mode and DREQ level detection.
Once the bus mastership is obtained, the transfer is performed continuously until the transfer
end condition is satisfied. In the external request mode with low level detection of the DREQ
pin, however, when the DREQ pin is driven high, the bus passes to the other bus master after
the bus cycle of the DMAC that currently has an acknowledged request ends, even if the
transfer end conditions have not been satisfied.
Figure 10.12 shows an example of DMA transfer timing in the burst mode. Transfer conditions
are single address mode and DREQ level detection.
Bus cycle
Bus cycle
DREQ
DREQ
Figure 10.11 DMA Transfer Example in Cycle-Steal Mode
CPU
CPU
Figure 10.12 DMA Transfer Example in Burst Mode
CPU
CPU
CPU
CPU
DMAC DMAC
DMAC
Read
Bus control returned to CPU
DMAC
Write
10. Direct Memory Access Controller (DMAC)
DMAC
CPU
Rev.4.00 Mar. 27, 2008 Page 195 of 882
DMAC
Read
DMAC
DMAC
DMAC
Write
DMAC
CPU
REJ09B0108-0400
CPU
CPU

Related parts for HD64F7144F50V