EP2AGX190FF35C6N Altera, EP2AGX190FF35C6N Datasheet - Page 163

no-image

EP2AGX190FF35C6N

Manufacturer Part Number
EP2AGX190FF35C6N
Description
IC ARRIA II GX 190K 1152FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX190FF35C6N

Number Of Logic Elements/cells
181165
Number Of Labs/clbs
7612
Total Ram Bits
9939
Number Of I /o
612
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-FBGA
Family Name
Arria® II GX
Number Of Logic Blocks/elements
190300
# I/os (max)
612
Frequency (max)
400MHz
Operating Supply Voltage (typ)
900mV
Logic Cells
190300
Ram Bits
10380902.4
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1152
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX190FF35C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX190FF35C6N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX190FF35C6N
0
Chapter 6: I/O Features in Arria II Devices
I/O Banks
I/O Banks
Figure 6–1. I/0 Banks in Arria II GX Devices
Notes to
(1) Banks GXB0, GXB1, GXB2, and GXB3 are dedicated banks for high-speed transceiver I/Os.
(2) Banks 3C and 8C are dedicated configuration banks and do not have user I/O pins.
(3) LVDS with DPA is supported at banks 5A, 5B, 6A, and 6B.
(4) Differential HSTL and SSTL inputs use LVDS differential input buffers without R
(5) Differential HSTL and SSTL outputs are not true differential outputs. They use two single-ended outputs with the second output programmed as
(6)
(7) The PLL_CLKOUT pin supports only emulated differential I/O standard but not true differential I/O standard.
December 2010 Altera Corporation
inverted.
Figure 6–1
Figure
is a top view of the silicon die that corresponds to a reverse view for flip chip packages. It is a graphical representation only.
6–1:
Arria II GX devices contain up to 16 I/O banks as shown in
banks are dedicated for high-speed transceivers. Bank 3C and 8C are dedicated for
configuration pins. The rest of the banks are user I/O banks that support all
single-ended and differential I/O standards.
Bank 8C
Bank 3C
True LVDS, Emulated LVDS, BLVDS, RSDS, mini-LVDS,
3.3-V LVTTL/LVCMOS, 3.0-V LVTTL/LVCMOS,
2.5-V LVTTL/LVCMOS, 1.8-V LVTTL/LVCMOS,
Differential HSTL-15, and Differential HSTL-12
Differential SSTL-15, Differential HSTL-18,
Differential SSTL-2, Differenital SSTL-18,
Bank 8B
Bank 3B
1.5-V LVCMOS, 1.2-V LVCMOS,
(Note
HSTL-18, HSTL-15, HSTL-12,
SSTL-2, SSTL-18, SSTL-15,
These I/O Banks Support:
1), (2), (3), (4), (5), (6),
Bank 8A
Bank 3A
Arria II Device Handbook Volume 1: Device Interfaces and Integration
D
Bank 7A
Bank 4A
OCT support.
(7)
Bank 7B
Bank 4B
Figure
6–1. The left I/O
6–5

Related parts for EP2AGX190FF35C6N