MC68EN360AI25VL Freescale, MC68EN360AI25VL Datasheet - Page 585

no-image

MC68EN360AI25VL

Manufacturer Part Number
MC68EN360AI25VL
Description
Manufacturer
Freescale
Datasheet

Specifications of MC68EN360AI25VL

Family Name
M68000
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Operating Supply Voltage (max)
3.3V
Operating Supply Voltage (min)
2.7V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360AI25VL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EN360AI25VL
Manufacturer:
FREESCALE
Quantity:
1 000
Part Number:
MC68EN360AI25VL
Manufacturer:
FREESCALE
Quantity:
20 000
LG—Rx Frame Length Violation
NO—Rx Nonoctet Aligned Frame
SH—Short Frame
CR—Rx CRC Error
OV—Overrun
CL—Collision
Data Length
Rx Data Buffer Pointer
7.10.23.19 ETHERNET TRANSMIT BUFFER DESCRIPTOR (TX BD). Data is presented
to the Ethernet controller for transmission on an SCC channel by arranging it in buffers ref-
miscuous mode, the user can use the Miss bit to quickly determine whether the frame was
destined to this station. This bit is valid only if the L bit is set.
A frame length greater than the maximum defined for this channel was recognized (only
the maximum-allowed number of bytes is written to the data buffer).
A frame that contained a number of bits not divisible by 8 was received, and the CRC
check that occurred at the preceding byte boundary generated an error.
A frame length that was less than the minimum defined for this channel was recognized.
This indication is possible only if the RSH bit is set in the PSMR.
This frame contains a CRC error.
A receiver overrun occurred during frame reception.
This frame was closed because a collision occurred during frame reception. This bit will
be set only if a late collision occurred or if the RSH bit is enabled in the PSMR. The late
collision definition is determined by the LCW bit in the PSMR.
The data length is the number of octets written by the CP into this BD’s data buffer. It is
written by the CP once as the buffer is closed.
When this BD is the last BD in the frame (L = 1), the data length contains the total number
of frame octets (including four bytes for CRC).
The receive buffer pointer, which always points to the first location of the associated data
buffer, may reside in either internal or external memory. This pointer must be divisible by
4.
0 = The frame was received because of an address recognition hit.
1 = The frame was received because of promiscuous mode.
The actual amount of memory allocated for this buffer should be
greater than or equal to the contents of the MRBLR.
Freescale Semiconductor, Inc.
For More Information On This Product,
MC68360 USER’S MANUAL
Go to: www.freescale.com
NOTE
Serial Communication Controllers (SCCs)

Related parts for MC68EN360AI25VL