R5S72030W200FP Renesas Electronics America, R5S72030W200FP Datasheet - Page 488

IC SUPERH MPU ROMLESS 240QFP

R5S72030W200FP

Manufacturer Part Number
R5S72030W200FP
Description
IC SUPERH MPU ROMLESS 240QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7200r
Datasheets

Specifications of R5S72030W200FP

Core Processor
SH2A-FPU
Core Size
32-Bit
Speed
200MHz
Connectivity
CAN, I²C, SCI, SSI, SSU, USB
Peripherals
DMA, LCD, POR, PWM, WDT
Number Of I /o
82
Program Memory Type
ROMless
Ram Size
80K x 8
Voltage - Supply (vcc/vdd)
1.1 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
240-QFP
For Use With
R0K572030S000BE - KIT DEV FOR SH7203HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S72030W200FP
Manufacturer:
SAMSUNG
Quantity:
1 001
Part Number:
R5S72030W200FP
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
R5S72030W200FP
Manufacturer:
RENESAS
Quantity:
8 000
Section 8 Pipeline Operation
Operation
• Single-Precision
• Double-Precision
The contention described in section 8.6, Contention Due to FPU, occurs. If there is an
overlapping instruction that accesses the FSQRT result register in the FSQRT pipeline, that
instruction is kept waiting until execution of the FSQRT instruction is finished. Stages from E1
onward are stalled until the end of FSQRT execution, and subsequent instructions are also subject
to stalling. Therefore, if a floating-point instruction that uses the FSQRT result register, or an
FPU-related CPU instruction, is not located within 19 instructions immediately after the FSQRT
instruction in the case of single-precision, or 47 instructions in the case of double-precision, a
CPU instruction or another FPU instruction can be executed during that interval, enabling
performance to be improved.
Instruction Issuance
These instructions use the FPU arithmetic operation pipeline. See section 8.6, Contention Due to
FPU, for details of contention.
The ED stages of these instructions operate in states, without regard to slots.
Parallel Execution Capability
No particular comments
Rev. 3.00 Jul 08, 2005 page 472 of 484
REJ09B0051-0300
The CPU pipeline ends after three stages – IF, ID, EX – and the FPU pipeline after 13 stages –
IF, DF, E1, ED, ED, ED, ED, ED, ED, ED, E1, E2, SF. That is to say, after one E1 stage has
been performed, the ED stage is repeated 7 times, followed by E1, E2, and SF.
The CPU pipeline ends after three stages – IF, ID, EX – and the FPU pipeline after 26 stages –
IF, DF, E1, E1, ED, ED, ED, ED, ED, ED, ED, ED, ED, ED, ED, ED, ED, ED, ED, ED, ED,
E1, E1, E1, E2, SF. That is to say, after the E1 stage has been performed twice, the ED stage
is repeated 17 times, followed by E1, E1, E1, E2, and SF.

Related parts for R5S72030W200FP