UPD70F3763GC-UEU-AX Renesas Electronics America, UPD70F3763GC-UEU-AX Datasheet - Page 834

no-image

UPD70F3763GC-UEU-AX

Manufacturer Part Number
UPD70F3763GC-UEU-AX
Description
MCU 32BIT V850ES/JX3-U 100-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Ur
Datasheet

Specifications of UPD70F3763GC-UEU-AX

Core Processor
RISC
Core Size
32-Bit
Speed
48MHz
Connectivity
CSI, EBI/EMI, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
75
Program Memory Size
384KB (384K x 8)
Program Memory Type
FLASH
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3763GC-UEU-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
V850ES/JG3-U, V850ES/JH3-U
R01UH0043EJ0300 Rev.3.00
Sep 30, 2010
(5) IIC function expansion registers 0 to 2 (IICX0 to IICX2)
(6) I
The IICXn registers set I
These registers can be read or written in 8-bit or 1-bit units.
Setting of the CLXn bit is performed in combination with the SMCn, CLn1, and CLn0 bits of the IICCLn register and
the OCKSTHm, OCKSm1, and OCKSm0 bits of the OCKSm register (see 19.4 (6) I
method) (m = 0, 1).
Set the IICXn registers when the IICCn.IICEn bit = 0.
Reset sets these registers to 00H.
The I
For example, the I
calculated using following expression.
The clock to be selected can be set by combining of the SMCn, CLn1, and CLn0 bits of the IICCLn register, the
CLXn bit of the IICXn register, and the OCKSTHm, OCKSm1, and OCKSm0 bits of the OCKSm register (n = 0 to 2,
m = 0, 1).
2
C0n transfer clock setting method
f
2
SCL
C0n transfer clock frequency (f
IICXn
(n = 0 to 2)
m = 24, 48, 72, 96, 108, 120, 144, 172, 192, 240, 264, 344, 352, 396, 440, 516, 688, 860 (see Table 19-2
T:
t
t
f
After reset: 00H
R
F
SCL
= 1/(m × T + t
:
:
= 1/(198 × 52 ns + 200 ns + 50 ns) ≅ 94.7 kHz
Clock Settings).
1/f
SCL0n pin rise time
SCL0n pin fall time
SCL0n
XX
2
SCL0n inversion
C0n transfer clock frequency (f
0
R
t
R
+ t
2
C0n function expansion (valid only in the high-speed mode).
R/W
F
)
0
m/2 × T
Address: IICX0 FFFFFD85H, IICX1 FFFFFD95H, IICX2 FFFFFDA5H
SCL
0
) is calculated using the following expression (n = 0 to 2).
m × T + t
SCL0n inversion
0
R
SCL
+ t
F
) when f
t
F
0
m/2 × T
XX
= 19.2 MHz, m = 198, t
0
SCL0n inversion
0
CLXn
< >
2
C0n transfer clock setting
R
CHAPTER 19 I
= 200 ns, and t
Page 834 of 1408
F
= 50 ns is
2
C BUS

Related parts for UPD70F3763GC-UEU-AX