HD6432621 Hitachi, HD6432621 Datasheet - Page 144

no-image

HD6432621

Manufacturer Part Number
HD6432621
Description
(HD64F262x Series) 16-Bit Microcomputer
Manufacturer
Hitachi
Datasheet
As shown in table 5-3, multiple interrupts are assigned to one IPR. Setting a value in the range
from H'0 to H'7 in the 3-bit groups of bits 6 to 4 and 2 to 0 sets the priority of the corresponding
interrupt. The lowest priority level, level 0, is assigned by setting H'0, and the highest priority
level, level 7, by setting H'7.
When interrupt requests are generated, the highest-priority interrupt according to the priority
levels set in the IPR registers is selected. This interrupt level is then compared with the interrupt
mask level set by the interrupt mask bits (I2 to I0) in the extend register (EXR) in the CPU, and if
the priority level of the interrupt is higher than the set mask level, an interrupt request is issued to
the CPU.
5.2.3
IER is an 8-bit readable/writable register that controls enabling and disabling of interrupt requests
IRQ5 to IRQ0.
IER is initialized to H'00 by a reset and in hardware standby mode.
They are not initialized in software standby mode.
Bits 7 and 6—Reserved: Only 0 should be written to these bits.
Bits 5 to 0—IRQ5 to IRQ0 Enable (IRQ7E to IRQ0E): These bits select whether IRQ5 to
IRQ0 are enabled or disabled.
Bit n
IRQnE
0
1
100
Bit
Initial value
R/W
IRQ Enable Register (IER)
Description
IRQn interrupts disabled
IRQn interrupts enabled
:
:
:
R/W
7
0
R/W
6
0
IRQ5E
R/W
5
0
IRQ4E
R/W
4
0
IRQ3E
R/W
3
0
IRQ2E
R/W
2
0
IRQ1E
R/W
1
0
(Initial value)
(n = 5 to 0)
IRQ0E
R/W
0
0

Related parts for HD6432621