R5F61662N50FPV Renesas Electronics America, R5F61662N50FPV Datasheet - Page 575

MCU 24KB FLASH 384K 144-LQFP

R5F61662N50FPV

Manufacturer Part Number
R5F61662N50FPV
Description
MCU 24KB FLASH 384K 144-LQFP
Manufacturer
Renesas Electronics America
Series
H8® H8SX/1600r
Datasheet

Specifications of R5F61662N50FPV

Core Processor
H8SX
Core Size
16/32-Bit
Speed
50MHz
Connectivity
EBI/EMI, I²C, IrDA, SCI, SmartCard, USB
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
92
Program Memory Size
384KB (384K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
144-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5F61662N50FPV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
1. Set up TGRA in TPU which is used as the output trigger to be an output compare register. Set
2. Write H'F8 to NDERH, and set bits G3CMS1, G3CMS0, G2CMS1, and G2CMS0 in PCR to
3. The timer counter in the TPU channel starts. When compare match A occurs, the NDRH
4. 5-phase pulse output (one or two phases active at a time) can be obtained subsequently by
5. If the DTC or DMAC is set for activation by the TGIA interrupt, pulse output can be obtained
13.4.4
During non-overlapping operation, transfer from NDR to PODR is performed as follows:
• At compare match A, the NDR bits are always transferred to PODR.
• At compare match B, the NDR bits are transferred only if their value is 0. The NDR bits are
Figure 13.6 illustrates the non-overlapping pulse output operation.
Pulse
output pin
a cycle in TGRA so the counter will be cleared by compare match A. Set the TGIEA bit in
TIER to 1 to enable the compare match/input capture A (TGIA) interrupt.
select compare match in the TPU channel set up in the previous step to be the output trigger.
Write output data H'80 in NDRH.
contents are transferred to PODRH and output. The TGIA interrupt handling routine writes the
next output data (H'C0) in NDRH.
writing H'40, H'60, H'20, H'30, H'10, H'18, H'08, H'88... at successive TGIA interrupts.
without imposing a load on the CPU.
not transferred if their value is 1.
Non-Overlapping Pulse Output
Figure 13.6 Non-Overlapping Pulse Output
Normal output/inverted output
Q
NDER
Q
PODR
C
D
Section 13 Programmable Pulse Generator (PPG)
Rev. 2.00 Sep. 16, 2009 Page 545 of 1036
Q
NDR
Compare match A
Compare match B
D
REJ09B0414-0200
Internal data bus

Related parts for R5F61662N50FPV