TMPM370FYFG Toshiba, TMPM370FYFG Datasheet - Page 202

no-image

TMPM370FYFG

Manufacturer Part Number
TMPM370FYFG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM370FYFG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
256K
Rom Type
Flash
Ram (kbytes)
10K
Number Of Pins
100
Package
LQFP(14x14)
Vcc
5V
Cpu Mhz
80
Ssp (ch) Spi
-
I2c/sio (ch)
-
Uart/sio (ch)
4
Usb
-
Can
-
Ethernet
-
External Bus Interface
N
Cs/wait Controller (ch)
-
Dma Controller
-
10-bit Da Converter
-
10-bit Ad Converter
-
12-bit Ad Converter
27
16-bit Timer / Counter
8
Motor / Igbt Control
Vector Engine
Real Time Clock
-
Watchdog Timer
Y
Osc Freq Detect
Y
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
-
Hardware Cec Controller
-
Comparators
4
Low-voltage Detector
Y
Etm Hardware Trace
2-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM370FYFG
Manufacturer:
TOSHIBA
Quantity:
1 000
Part Number:
TMPM370FYFG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
SC0MOD2
<TBEMP>:
<RBFLL>:
<TXRUN>:
<SBLEN>:
<DRCHG>:
<WBUF>:
<SWRST1:0>:
10.4.6
bit Symbol
Read/Write
After reset
Function
Mode control register 2
This flag shows that the transmit double buffers are empty. When data in the transmit
double buffers is moved to the transmit shift register and the double buffers are empty,
this bit is set to “1.” Writing data again to the double buffers sets this bit to “0.”
If double buffering is disabled, this flag is insignificant.
This is a flag to show that the receive double buffers are full. When a receive operation
is completed and received data is moved from the receive shift register to the receive
double buffers, this bit changes to “1” while reading this bit changes it to “0.”
If double buffering is disabled, this flag is insignificant.
This is a status flag to show that data transmission is in progress.
<TXRUN> and <TBEMP> bits indicate the following status.
This specifies the length of stop bit transmission in the UART mode. On the receive
side, the decision is made using only a single bit regardless of the <SBLEN> setting.
Specifies the direction of data transfer in the I/O interface mode. In the UART mode, it is
fixed to LSB first.
This parameter enables or disables the transmit/receive buffers to transmit (in both
SCLK output/input modes) and receive (in SCLK output mode) data in the I/O interface
mode and to transmit data in the UART. When receiving data in the I/O interface mode (I
SCLK input) and UART mode, double buffering is enabled in both cases that 0 or 1 is
set to <WBUF> bit.
Transmit
buffer
empty flag
0: full
1: Empty
<TXRUN>
Overwriting “01” in place of “10” generates a software reset. When this software reset
is executed, the following bits and their internal circuits are initialized (see note 1, 2
and 3).
TBEMP
SC0MOD0
SC0MOD1
SC0MOD2
7
1
1
0
Register
SC0CR
Receive
Buffer full
flag
0: Empty
1: full
RBFLL
<TBEMP>
6
R
0
1
0
-
RXE
TXE
TBEMP,RBFLL,TXRUN,
OERR,PERR,FERR
In
transmission
flag
0: Stop
1: Start
TMPM370 10-31
TXRUN
5
0
Transmission in progress
Wait state with data in TX buffer
Transmission completed
Bit
STOP bit
(for UART)
0: 1-bit
1: 2-bit
SBLEN
4
0
Setting
transfer
direction
0: LSB first
1: MSB first
DRCHG
3
0
Status
W-buffer
0: Disabled
1: Enabled
WBUF
R/W
2
0
SOFT RESET
Overwrite “01” on “10”to
reset.
SWRST1
1
0
Serial Channel
TMPM370
SWRST0
0
0

Related parts for TMPM370FYFG