TMPM370FYFG Toshiba, TMPM370FYFG Datasheet - Page 183

no-image

TMPM370FYFG

Manufacturer Part Number
TMPM370FYFG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMPM370FYFG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
256K
Rom Type
Flash
Ram (kbytes)
10K
Number Of Pins
100
Package
LQFP(14x14)
Vcc
5V
Cpu Mhz
80
Ssp (ch) Spi
-
I2c/sio (ch)
-
Uart/sio (ch)
4
Usb
-
Can
-
Ethernet
-
External Bus Interface
N
Cs/wait Controller (ch)
-
Dma Controller
-
10-bit Da Converter
-
10-bit Ad Converter
-
12-bit Ad Converter
27
16-bit Timer / Counter
8
Motor / Igbt Control
Vector Engine
Real Time Clock
-
Watchdog Timer
Y
Osc Freq Detect
Y
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
-
Hardware Cec Controller
-
Comparators
4
Low-voltage Detector
Y
Etm Hardware Trace
2-bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM370FYFG
Manufacturer:
TOSHIBA
Quantity:
1 000
Part Number:
TMPM370FYFG
Manufacturer:
TOSHIBA/东芝
Quantity:
20 000
10.3.3
10.3.4
10.3.5
10.3.6
I/O interface mode
Asynchronous (UART) mode :
I/O interface mode:
Asynchronous (UART) mode:
The receive counter is a 4-bit binary counter used in the asynchronous (UART) mode and is
up-counted by SIOCLK. Sixteen SIOCLK clock pulses are used in receiving a single data bit
while the data symbol is sampled at the seventh, eighth, and ninth pulses. From these three
samples, majority logic is applied to decide the received data.
The receive buffer is of a dual structure to prevent overrun errors. The first receive buffer (a
shift register) stores the received data bit-by-bit. When a complete set of bits have been
stored, they are moved to the second receive buffer (SC0BUF). At the same time, the
receive buffer full flag (SC0MOD2 “RBFLL”) is set to “1” to indicate that valid data is stored
in the second receive buffer. However, if the receive FIFO is set enabled, the receive data is
moved to the receive FIFO and this flag is immediately cleared.
If the receive FIFO has been disabled (SCOFCNF <CNFG> = 0 and SC0MOD1<FDPX1:0>
=01), the INTRX0 interrupt is generated at the same time. If the receive FIFO has been
enabled (SCNFCNF <CNFG> = 1 and SC0MOD1<FDPX1:0> = 01), an interrupt will be
generated according to the SC0RFC <RIL1:0> setting.
Serial Clock Generation Circuit
Receive Counter
Receive Control Unit
Receive Buffer
This circuit generates basic transmit and receive clocks.
In the SCLK output mode with SC0CR <IOC> set to “0,” the RXD0 pin is sampled on the
falling edge of the shift clock output to the SCLK0 pin.
In the SCLK input mode with SC0CR <IOC> set to “1,” rising and falling edges are
detected according to the SC0CR <SCLKS> setting to generate the basic clock.
According to the settings of the serial control mode register SC0MOD0 <SC1:0>, either
the clock from the baud rate register, the system clock (f
the TMRB4 timer, or the external clock (SCLKO pin) is selected to generate the basic
clock, SIOCLK.
In the SCLK input mode with SC0CR <IOC> set to “1,” the serial receive data RXD0 pin
is sampled on the rising or falling edge of SCLK input depending on the SC0CR
<SCLKS> setting.
The receive control unit has a start bit detection circuit, which is used to initiate receive
operation when a normal start bit is detected.
In the SCLK output mode with the SC0CR <IOC> serial control register set to “0,” the
output of the previously mentioned baud rate generator is divided by 2 to generate the
basic clock.
TMPM370 10-12
SYS
), the internal output signal of
Serial Channel
TMPM370

Related parts for TMPM370FYFG