YLCDRSK2378 Renesas Electronics America, YLCDRSK2378 Datasheet - Page 1030

KIT DEV EVAL H8S/2378 LCD

YLCDRSK2378

Manufacturer Part Number
YLCDRSK2378
Description
KIT DEV EVAL H8S/2378 LCD
Manufacturer
Renesas Electronics America
Series
H8®r
Datasheet

Specifications of YLCDRSK2378

Main Purpose
Displays, LCD Controller
Embedded
Yes, MCU, 16-Bit
Utilized Ic / Part
YLCDRSK2378
Primary Attributes
5.7" QVGA, Touch Screen
Secondary Attributes
Source Code on CD, Debugging Requires Emulator Cable E10A USB/JTAG
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Section 23 Clock Pulse Generator
23.5
23.5.1
1. The following points should be noted since the frequency of φ changes according to the
2. All the on-chip peripheral modules operate on the φ. Therefore, note that the time processing
3. Note that the frequency of φ will be changed when setting SCKCR or PLLCR while executing
23.5.2
Since various characteristics related to the resonator are closely linked to the user’s board design,
thorough evaluation is necessary on the user’s part, using the resonator connection examples
shown in this section as a guide. As the parameters for the oscillation circuit will depend on the
floating capacitance of the resonator and the user board, the parameters should be determined in
consultation with the resonator manufacturer. The design must ensure that a voltage exceeding the
maximum rating is not applied to the resonator pin.
Rev.7.00 Mar. 18, 2009 page 962 of 1136
REJ09B0109-0700
settings of SCKCR and PLLCR.
Select a clock division ratio that is within the operation guaranteed range of clock cycle time
tcyc shown in the AC timing of the Electrical Characteristics. In other words, φ must be set to
a value between 8 MHz (minimum) and 33 MHz * (maximum). The setting of φ must not be
less than 8 MHz or greater than 33 MHz * .
Note: * 35 MHz for the H8S/2378
of modules such as a timer and SCI differ before and after changing the clock division ratio. In
addition, wait time for clearing software standby mode differs by changing the clock division
ratio. See the description, Setting Oscillation Stabilization Time after Clearing Software
Standby Mode in section 24.2.3, Software Standby Mode, for details.
the external bus cycle with the write-data-buffer function.
Usage Notes
Notes on Clock Pulse Generator
Notes on Resonator
34 MHz for the H8S/2378R, H8S/2374, H8S/2372, H8S/2371, H8S/2370,
H8S/2374R, H8S/2372R, H8S/2371R, and H8S/2370R

Related parts for YLCDRSK2378