HD6412373R RENESAS [Renesas Technology Corp], HD6412373R Datasheet - Page 19

no-image

HD6412373R

Manufacturer Part Number
HD6412373R
Description
Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2300 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Item
21.4.2 User Program
Mode
(2) Programming
Procedure in User
Program Mode
6. The FPEFEQ and
FUBRA parameters are
set for initialization.
21.8 Serial
Communication
Interface Specification
for Boot Mode
(4) Inquiry and
Selection States
(b) Device Selection
Figure 21.21
Programming
Sequence
(9) Programming/
Erasing State
(b) 128-byte
programming
24.2.1 Clock Division
Mode
25.2 Register Bits
Page
889
930
942
943
972
1004
Revision (See Manual for Details)
Description amended
…For details on the frequency setting, see the description in
21.3.2 (2) (a), Flash programming/erasing frequency parameter
(FPEFEQ: general register ER0 of CPU).
…For details, see the descriptions in 21.3.2 (2) (a), Flash
programming/erasing frequency parameter (FPEFEQ: general
register ER0 of CPU), and 21.3.2 (2) (b), Flash user branch
address setting parameter (FUBRA: general register ER1 of
CPU).
Description amended
Figure amended
Description amended
• Programming Address (four bytes): Start address for
programming
Multiple of the size specified in response to the programming
unit inquiry (i.e. H'00, H'01, H'00, H'00 : H'00010000)
Description amended
…In clock division mode, the CPU, bus masters, and on-chip
peripheral functions all operate on the operating clock (1/2,
1/4 ) specified by bits SCK2 to SCK0.
Table amended
Register
Abbreviation Bit 7
FCCS *
Host
Size (one byte): Amount of device-code data
This is fixed at 4
8
Programming selection (H'42, H'43
Bit 6
Bit 5
Rev.7.00 Mar. 18, 2009 page xvii of lxvi
Bit 4
FLER
Bit 3
)
Bit 2
REJ09B0109-0700
Bit 1
Boot program
Transfer of the
programming
program
Bit 0
SCO
Module
FLASH

Related parts for HD6412373R