S912XEP768J5MAGR Freescale Semiconductor, S912XEP768J5MAGR Datasheet - Page 495

no-image

S912XEP768J5MAGR

Manufacturer Part Number
S912XEP768J5MAGR
Description
16-bit Microcontrollers - MCU 16-bit 768K Flash
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XEP768J5MAGR

Rohs
yes
Core
HCS12X
Processor Series
MC9S12
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
768 KB
Data Ram Size
48 KB
On-chip Adc
Yes
Operating Supply Voltage
3.3 V to 5 V
Operating Temperature Range
- 40 C to + 125 C
Package / Case
LQFP-144
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XEP768J5MAGR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
11.5.1
The reset sequence is initiated by any of the following events:
Upon detection of any reset event, an internal circuit drives the RESET pin low for 128 SYSCLK cycles
(see
However, the internal reset circuit of the S12XECRG cannot sequence out of current reset condition
without a running SYSCLK. The number of 128 SYSCLK cycles might be increased by n = 3 to 6
additional SYSCLK cycles depending on the internal synchronization latency. After 128+n SYSCLK
cycles the RESET pin is released. The reset generator of the S12XECRG waits for additional 64 SYSCLK
cycles and then samples the RESET pin to determine the originating source.
vector will be fetched.
Freescale Semiconductor
Figure
Low level is detected at the RESET pin (External Reset).
Power on is detected.
Low voltage is detected.
Illegal Address Reset is detected (refer to device MMC information for details).
COP watchdog times out.
Clock monitor failure is detected and Self-Clock Mode was disabled (SCME=0).
(64 cycles after release)
11-21). Since entry into reset is asynchronous it does not require a running SYSCLK.
Description of Reset Operation
Sampled RESET Pin
External circuitry connected to the RESET pin should be able to raise the
signal to a valid logic one within 64 SYSCLK cycles after the low drive is
released by the MCU. If this requirement is not adhered to the reset source
will always be recognized as “External Reset” even if the reset was initially
caused by an other reset source.
1
1
1
0
COP Watchdog Reset
Reset Source
MC9S12XE-Family Reference Manual Rev. 1.25
Reset Pending
Clock Monitor
Table 11-17. Reset Vector Selection
Table 11-16. Reset Summary
X
0
1
0
Reset Pending
NOTE
COP
X
X
0
1
Chapter 11 S12XE Clocks and Reset Generator (S12XECRGV1)
COPCTL (CR[2:0] nonzero)
Illegal Address Reset/ External Reset
Local Enable
with rise of RESET pin
Illegal Address Reset/
Clock Monitor Reset
External Reset
Vector Fetch
POR / LVR /
POR / LVR /
COP Reset
Table 11-17
shows which
495

Related parts for S912XEP768J5MAGR