S912XEP768J5MAGR Freescale Semiconductor, S912XEP768J5MAGR Datasheet - Page 323

no-image

S912XEP768J5MAGR

Manufacturer Part Number
S912XEP768J5MAGR
Description
16-bit Microcontrollers - MCU 16-bit 768K Flash
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XEP768J5MAGR

Rohs
yes
Core
HCS12X
Processor Series
MC9S12
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
768 KB
Data Ram Size
48 KB
On-chip Adc
Yes
Operating Supply Voltage
3.3 V to 5 V
Operating Temperature Range
- 40 C to + 125 C
Package / Case
LQFP-144
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XEP768J5MAGR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Table 8-31
tagged operations since the trigger occurs based on the tagged opcode reaching the execution stage of the
instruction queue. Thus these bits are ignored if tagged triggering is selected.
8.3.2.8.2
Read: Anytime. See
Write: If DBG not armed. See
Freescale Semiconductor
Address: 0x0029
Bit[22:16]
Reset
Field
COMPE
6–0
Field
SRC
W
R
1
0
shows the effect for RWE and RW on the comparison conditions. These bits are not useful for
Comparator Address High Compare Bits — The Comparator address high compare bits control whether the
selected comparator will compare the address bus bits [22:16] to a logic one or logic zero. This register byte is
ignored for XGATE compares.
0 Compare corresponding address bit to a logic zero
1 Compare corresponding address bit to a logic one
0
0
7
Debug Comparator Address High Register (DBGXAH)
Determines mapping of comparator to CPU12X or XGATE
0 The comparator is mapped to CPU12X buses
1 The comparator is mapped to XGATE address and data buses
Determines if comparator is enabled
0 The comparator is not enabled
1 The comparator is enabled for state sequence triggers or tag generation
RWE Bit
Figure 8-15. Debug Comparator Address High Register (DBGXAH)
Table 8-29
0
0
1
1
1
1
= Unimplemented or Reserved
Bit 22
0
6
Table 8-30. DBGXCTL Field Descriptions (continued)
Table 8-31. Read or Write Comparison Logic Table
RW Bit
Table 8-29
MC9S12XE-Family Reference Manual Rev. 1.25
for visible register encoding.
x
x
0
0
1
1
Table 8-32. DBGXAH Field Descriptions
Bit 21
0
5
RW Signal
for visible register encoding.
0
1
0
1
0
1
Bit 20
0
4
Description
Description
Bit 19
RW not used in comparison
RW not used in comparison
0
3
Comment
No match
No match
Chapter 8 S12X Debug (S12XDBGV3) Module
Write
Read
Bit 18
0
2
Bit 17
0
1
Bit 16
0
0
323

Related parts for S912XEP768J5MAGR