S912XEP768J5MAGR Freescale Semiconductor, S912XEP768J5MAGR Datasheet - Page 1236

no-image

S912XEP768J5MAGR

Manufacturer Part Number
S912XEP768J5MAGR
Description
16-bit Microcontrollers - MCU 16-bit 768K Flash
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XEP768J5MAGR

Rohs
yes
Core
HCS12X
Processor Series
MC9S12
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
768 KB
Data Ram Size
48 KB
On-chip Adc
Yes
Operating Supply Voltage
3.3 V to 5 V
Operating Temperature Range
- 40 C to + 125 C
Package / Case
LQFP-144
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XEP768J5MAGR
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Appendix A Electrical Characteristics
During power sequencing V
V
V
A.6
This section summarizes the electrical characteristics of the various startup scenarios for oscillator and
phase-locked loop (PLL).
A.6.1
Table A-23
startup behavior can be found in the Clock and Reset Generator (CRG) block description
1. This is the time between RESET deassertion and start of CPU code execution.
2. Including voltage regulator startup; V
A.6.1.1
The release level V
if the device is powered externally. After releasing the POR reset the oscillator and the clock quality check
are started. If after a time t
clock. The fastest startup time possible is given by n
1236
Conditions are shown in
Num C
DDR
RH
1
2
3
4
V
V
V
power up must follow V
DDA
DDR,
DDX
and V
D Reset input pulse width, minimum input time
D Startup from reset
D Wait recovery startup time
D Fast wakeup from STOP
V
Reset, Oscillator and PLL
summarizes several startup characteristics explained in this section. Detailed description of the
Startup
DDX
POR
must be powered up together adhering to the operating conditions differential.
PORR
Table
and the assert level V
CQOUT
A-4unless otherwise noted
Figure A-4. MC9S12XE-Family Power Sequencing
DDA
DDA
(2)
Rating
MC9S12XE-Family Reference Manual Rev. 1.25
DD
can be powered up before V
no valid oscillation is detected, the MCU will start using the internal self
to avoid current injection.
Table A-23. Startup Characteristics
/V
DDF
>= 0
filter capacitors 220 nF, V
PORA
are derived from the V
uposc
.
Symbol
PW
t
t
WRS
t
RST
DDR
fws
DD35
RSTL
, V
= 5 V, T= 25°C
DDX
Min
192
2
.
DD
supply. They are also valid
Typ
50
Freescale Semiconductor
4000
Max
100
14
(1)
t
Unit
n
t
t
µs
osc
cyc
bus

Related parts for S912XEP768J5MAGR