EVB9311 SMSC, EVB9311 Datasheet - Page 452

EVALUATION BOARD LAN9311-NU

EVB9311

Manufacturer Part Number
EVB9311
Description
EVALUATION BOARD LAN9311-NU
Manufacturer
SMSC
Series
0133r
Datasheet

Specifications of EVB9311

Main Purpose
Interface, Ethernet
Embedded
No
Utilized Ic / Part
LAN9311
Primary Attributes
2 Ports, 100BASE-TX/10BASE-T, Managed
Secondary Attributes
2 PHYs with HP Auto-MDIX, Auto- Flow Control, 32-bit CRC, MDI/MDI-X
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
638-1076
Revision 1.7 (06-29-10)
15.5.9
SYMBOL
t
cycle
t
t
t
t
t
t
csh
asu
dsu
csl
ah
dh
A[2:1], END_SEL
TX Data FIFO Direct PIO Write Cycle Timing
Please refer to
description of this mode.
FIFO_SEL
Note: A TX Data FIFO direct PIO write cycle begins when both nCS and nWR are asserted. The
nCS, nWR
Write Cycle Time
nCS, nWER Assertion Time
nCS, nWR De-assertion Time
Address, FIFO_SEL Setup to nCS, nWR Assertion
Address, FIFO_SEL Hold Time
Data Setup to nCS, nWR De-assertion
Data Hold Time
D[15:0]
cycle ends when either or both nCS and nWR are de-asserted. They may be asserted and de-
asserted in any order.
Table 15.13 TX Data FIFO Direct PIO Write Cycle Timing Values
Figure 15.9 TX Data FIFO Direct PIO Write Cycle Timing
Section 8.5.9, "TX Data FIFO Direct PIO Writes," on page 112
DESCRIPTION
t
asu
DATASHEET
452
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
t
csl
t
t
cycle
dsu
MIN
45
32
13
7
0
0
0
t
dh
t
ah
TYP
t
csh
SMSC LAN9311/LAN9311i
MAX
for a functional
Datasheet
UNITS
nS
nS
nS
nS
nS
nS
nS

Related parts for EVB9311