EP9302-CQZ Cirrus Logic Inc, EP9302-CQZ Datasheet - Page 731

IC ARM9 SOC PROCESSOR 208LQFP

EP9302-CQZ

Manufacturer Part Number
EP9302-CQZ
Description
IC ARM9 SOC PROCESSOR 208LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9302-CQZ

Program Memory Type
ROMless
Package / Case
208-LQFP
Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
19
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
Data Ram Size
16 bit
Interface Type
USB, USART, SPI
Maximum Clock Frequency
200 MHz
Number Of Programmable I/os
37
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9302A-Z
Controller Family/series
(ARM9)
No. Of I/o's
19
Ram Memory Size
16MB
Cpu Speed
200MHz
No. Of Timers
4
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1132 - KIT DEVELOPMENT EP9302 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1137

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9302-CQZ
Manufacturer:
Cirrus
Quantity:
3 295
Part Number:
EP9302-CQZ
Manufacturer:
ALTERA
Quantity:
672
Part Number:
EP9302-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9302-CQZ
Manufacturer:
ALTERA
0
Part Number:
EP9302-CQZ
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
EP9302-CQZ
Quantity:
3 600
Company:
Part Number:
EP9302-CQZ
Quantity:
640
DS785UM1
Definition:
Bit Descriptions:
The interrupt status is read from the SSP interrupt identification register
(SSPIIR). A write of any value to the SSP interrupt clear register (SSPICR)
clears the SSP receive FIFO overrun interrupt. Therefore, clearing the RORIE
bit in the SSPCR1 register will also clear the overrun condition if already
asserted. All the bits are cleared to zero when reset.
RSVD:
RORIS:
TIS:
RIS:
Copyright 2007 Cirrus Logic
Reserved. Unknown During Read.
Read: SSP Receive FIFO overrun interrupt status
0 - SSPRORINTR is not asserted.
1 - SSPRORINTR is asserted.
This bit is cleared by writing any value to the SSPSR
register
Read: SSP transmit FIFO service request interrupt status
0 - SSPTXINTR is not asserted indicating that the transmit
FIFO is more than half full.
1 - SSPTXINTR is asserted indicating that the transmit
FIFO is less than half full (space available for at least four
half words).
Read: SSP receive FIFO service request interrupt status
0 - SSPRXINTR is not asserted indicating that the receive
FIFO is less than half full.
1 - SSPRXINTR is asserted indicating that the receive
FIFO is more than half full (4 or more half words present in
FIFO)
Synchronous Serial Port
EP93xx User’s Guide
23-19
23

Related parts for EP9302-CQZ