EP9302-CQZ Cirrus Logic Inc, EP9302-CQZ Datasheet - Page 363

IC ARM9 SOC PROCESSOR 208LQFP

EP9302-CQZ

Manufacturer Part Number
EP9302-CQZ
Description
IC ARM9 SOC PROCESSOR 208LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9302-CQZ

Program Memory Type
ROMless
Package / Case
208-LQFP
Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
19
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
Data Ram Size
16 bit
Interface Type
USB, USART, SPI
Maximum Clock Frequency
200 MHz
Number Of Programmable I/os
37
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9302A-Z
Controller Family/series
(ARM9)
No. Of I/o's
19
Ram Memory Size
16MB
Cpu Speed
200MHz
No. Of Timers
4
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1132 - KIT DEVELOPMENT EP9302 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1137

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9302-CQZ
Manufacturer:
Cirrus
Quantity:
3 295
Part Number:
EP9302-CQZ
Manufacturer:
ALTERA
Quantity:
672
Part Number:
EP9302-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9302-CQZ
Manufacturer:
ALTERA
0
Part Number:
EP9302-CQZ
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
EP9302-CQZ
Quantity:
3 600
Company:
Part Number:
EP9302-CQZ
Quantity:
640
DS785UM1
RxMI:
RxBI:
RxSQI:
TxLEI:
ECIE:
TxUHI:
MOI:
TxCOI:
Copyright 2007 Cirrus Logic
RxMI is set when a receive frame was discarded due to
the internal FIFO being full. This may be as a result of a
long latency in acquiring the bus or a lack of receive
descriptors. RxMiss is not set in response to a frame that
was partially stored in the FIFO and then discarded due to
lack of FIFO space. This is marked as an Overrun Error in
the Status Queue.
RxBuffers is set when the last available receive descriptor
has been read into the MAC (RxDesEnq = 0). Free
descriptors may still be available in the MAC to
accommodate receive frames.
The Receive Status Queue bit is set when the last free
status queue location has been written (RXStsEnq = 0).
The Transmit Length Error status is set when any
excessively long frame is transferred into the transmit data
FIFO. When this occurs, the MAC assumes an error has
occurred in the transmit descriptor queue, and therefore
stops further transmit DMA transfers. An excessively long
frame is defined as one equal or longer than the value
programmed in the Max Frame Length register. The frame
itself will be terminated with a bad CRC.
When set to 1, this bit indicates that the MAC has
exhausted the transmit descriptor chain.
This bit is set if the MAC runs out of data during a frame
transmission, and the Underrun Halt bit (BMCtl) is set, at
this time the Transmit Descriptor Processor will have been
halted. If the Underrun Halt bit is clear, the MAC will write
an Underrun Status for the frame and continue to the next
transmit frame.
If received frames are lost due to slow movement of
receive data out of the receive buffers, then a receive miss
is said to have occurred. When this happens, the RxMISS
counter is incremented. When the MSB of the count is set,
the MissCnt bit in the Interrupt Status Register is set. If the
MissCntiE bit is set, an interrupt will be generated.
When a transmit collision occurs, the transmit collision
count is incremented. When the MSB of the count is set
the TxCOI bit in the Interrupt Status Register is set. If the
TxCOIE bit is set, an interrupt will be generated.
1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide
9-61
9

Related parts for EP9302-CQZ