EP9302-CQZ Cirrus Logic Inc, EP9302-CQZ Datasheet - Page 305

IC ARM9 SOC PROCESSOR 208LQFP

EP9302-CQZ

Manufacturer Part Number
EP9302-CQZ
Description
IC ARM9 SOC PROCESSOR 208LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9302-CQZ

Program Memory Type
ROMless
Package / Case
208-LQFP
Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
19
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
Data Ram Size
16 bit
Interface Type
USB, USART, SPI
Maximum Clock Frequency
200 MHz
Number Of Programmable I/os
37
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9302A-Z
Controller Family/series
(ARM9)
No. Of I/o's
19
Ram Memory Size
16MB
Cpu Speed
200MHz
No. Of Timers
4
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1132 - KIT DEVELOPMENT EP9302 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1137

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9302-CQZ
Manufacturer:
Cirrus
Quantity:
3 295
Part Number:
EP9302-CQZ
Manufacturer:
ALTERA
Quantity:
672
Part Number:
EP9302-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9302-CQZ
Manufacturer:
ALTERA
0
Part Number:
EP9302-CQZ
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
EP9302-CQZ
Quantity:
3 600
Company:
Part Number:
EP9302-CQZ
Quantity:
640
DS785UM1
9.1.2 MAC Engine
9.1.2.1 Data Encapsulation
The RAM blocks are interleaved in the AHB address space. AHB address bits 0 and 1 are
byte selects and must be zero for direct access. AHB address bit 2 selects the left or right
RAM array, which is the Transmit or Receive array. AHB address bits 3,4, and 5 perform a 1-
of-8 column select. Address bit 6 selects the even or odd row address. Address bits 7, 8, 9,
and 10 decode the rows. Thus from an AHB addressing perspective, the MAC FIFOs are one
large RAM array.
Table 9-1
are in byte units. All data transfers to the FIFO RAM are restricted to words.
Caution: Accessing the FIFO RAM while the MAC is operating will likely cause a
malfunction.
There is no arbitration logic between direct AHB access and MAC Descriptor Processor
access.
The MAC configurations registers and FIFO RAMs are only word accessible
The MAC engine is compliant with the requirements of ISO/IEC 8802-3 (1993), Sections 3
and 4.
In transmission, the MAC automatically prepends the preamble, and computes and appends
the FCS. The data after the SFD and before the FCS is supplied by the host as the
transmitted data. FCS generation by the MAC may be disabled by setting InhibitCRC bit in
the Transmit Frame Descriptor. Refer to
defines the FIFO RAM address map as it appears in the address space. Address
0x8001_4800 to 0x8001_4FFF
0x8001_5080 to 0x8001_50BF
0x8001_50C0 to 0x8001_50FF
0x8001_4000 to 0x8001_47FF
0x8001_5000 to 0x8001_503F
0x8001_5040 to 0x8001_507F
FIFO RAM Address Map
Copyright 2007 Cirrus Logic
Table 9-1. FIFO RAM Address Map
Figure
9-2.
1/10/100 Mbps Ethernet LAN Controller
Rx Descriptor
Tx Descriptor
Rx Status
Tx Status
Rx Data
Tx Data
Usage
EP93xx User’s Guide
9-3
9

Related parts for EP9302-CQZ