EP9302-CQZ Cirrus Logic Inc, EP9302-CQZ Datasheet - Page 661

IC ARM9 SOC PROCESSOR 208LQFP

EP9302-CQZ

Manufacturer Part Number
EP9302-CQZ
Description
IC ARM9 SOC PROCESSOR 208LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9302-CQZ

Program Memory Type
ROMless
Package / Case
208-LQFP
Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
19
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
Data Ram Size
16 bit
Interface Type
USB, USART, SPI
Maximum Clock Frequency
200 MHz
Number Of Programmable I/os
37
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9302A-Z
Controller Family/series
(ARM9)
No. Of I/o's
19
Ram Memory Size
16MB
Cpu Speed
200MHz
No. Of Timers
4
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1132 - KIT DEVELOPMENT EP9302 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1137

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9302-CQZ
Manufacturer:
Cirrus
Quantity:
3 295
Part Number:
EP9302-CQZ
Manufacturer:
ALTERA
Quantity:
672
Part Number:
EP9302-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9302-CQZ
Manufacturer:
ALTERA
0
Part Number:
EP9302-CQZ
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
EP9302-CQZ
Quantity:
3 600
Company:
Part Number:
EP9302-CQZ
Quantity:
640
DS785UM1
21.3 I
The I
control registers. Once the new configuration has been set, the channels can be re-enabled
following the specified start order.
If a channel is enabled while the FIFO is empty, no samples are read from the FIFO. The I
controller will parallel load whatever is currently in the left holding register into the shift
register. Once these contents have been shifted out, the right holding register is then parallel
loaded into the shift register and then shifted out. If this occurs after the I
been reset, these holding registers will contain zero. If the I
after an earlier transmission, the holding registers will contain the last samples that were
copied into them. As before, the I
holding register has been loaded into the shift register. At this point, if the FIFO is still empty,
the I
the I
a status bit in the Global Control Status register, I2SGlSts. (See “Register Descriptions” on
page 448.) To clear the underflow the programmer must write at least one left and right stereo
sample to the FIFO. Disabling the I
The status of each FIFO is reflected in the Global Control Status register. There are 5 bits for
each FIFO in this register that reflect the state of the FIFO. They are as follows:
The I
Core to receive stereo information from external CODECS.
Each I
channel can operate in master and slave mode. Data is received from the channel input and
transferred into two registers, the left and right stereo pair. The ARM can then read the data
from the channel. The key features are shown below.
2
• Tx0_underflow - Gets set when the I
• Tx0_overflow - Gets set when the programmer attempts to write to the FIFO when it is
• Tx0_fifo_empty - Gets set when there no left and right stereo samples in the FIFO.
• Tx0_fifo_half_empty - Gets set when there are 4 left and right stereo samples or less in
• Tx0_fifo_full - Gets set when there are 8 left and right stereo samples in the FIFO.
• Three Receive data channels, master or slave mode.
• Supports 16/24/32 bit word lengths.
• Programmable left/right word clock polarity on the serial frame.
• Programmable bit clock polarity.
• Programmable data validity, that is, data valid on the rising/negative edge of the bit
S Receiver Channel Overview
2
2
full.
the FIFO.
clock.
2
2
S controller will assert the FIFO underflow flag. No attempt is made to read the FIFO by
S controller and the read pointer stays pointing to location 0. The underflow will update
S transmit and receive channels should be disabled before changes are made to the
S Receiver channel enables audio compression algorithms executing on the ARM
2
S RX channel provides a single stereo I
Copyright 2007 Cirrus Logic
2
S controller will attempt to read the FIFO after the right
2
S controller will also clear the underflow.
2
S controller reads the FIFO when it is empty.
2
S compliant input channel. The Receive
2
S controller has been re-enabled
2
S controller has
EP93xx User’s Guide
I
2
S Controller
21-5
2
S
21

Related parts for EP9302-CQZ