EP9302-CQZ Cirrus Logic Inc, EP9302-CQZ Datasheet - Page 644

IC ARM9 SOC PROCESSOR 208LQFP

EP9302-CQZ

Manufacturer Part Number
EP9302-CQZ
Description
IC ARM9 SOC PROCESSOR 208LQFP
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9302-CQZ

Program Memory Type
ROMless
Package / Case
208-LQFP
Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
19
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 5x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
Data Ram Size
16 bit
Interface Type
USB, USART, SPI
Maximum Clock Frequency
200 MHz
Number Of Programmable I/os
37
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9302A-Z
Controller Family/series
(ARM9)
No. Of I/o's
19
Ram Memory Size
16MB
Cpu Speed
200MHz
No. Of Timers
4
Embedded Interface Type
AC97, I2S, SPI, UART, USB
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1132 - KIT DEVELOPMENT EP9302 ARM9
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
598-1137

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9302-CQZ
Manufacturer:
Cirrus
Quantity:
3 295
Part Number:
EP9302-CQZ
Manufacturer:
ALTERA
Quantity:
672
Part Number:
EP9302-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
EP9302-CQZ
Manufacturer:
ALTERA
0
Part Number:
EP9302-CQZ
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Company:
Part Number:
EP9302-CQZ
Quantity:
3 600
Company:
Part Number:
EP9302-CQZ
Quantity:
640
19
19-2
Watchdog Timer
EP93xx User’s Guide
19.1.1 Watchdog Activation
19.1.2 Clocking Requirements
19.1.3 Reset Requirements
19.1.4 Watchdog Status
The Watchdog circuitry may be disabled via software for test purposes on products that do
not wish to use a Watchdog timer by writing 0xAA55 to the Watchdog register. The Watchdog
may also be re-enabled via software by writing 0xAAAA to the Watchdog register.
The Watchdog circuitry may be disabled via hardware on products that do not need to use a
Watchdog timer, by applying an external pull down on the CSn[1]
(HW_WATCHDOG_DISABLEn) signal during reset. This will allow the block to detect the
presence of the resistor during the bus reset (HRESETn low) and disable the counter. During
reset, the chip will disable the output driver and provide a weak pull-up resistor on this pad.
The WATCHDOG_CLK for stepping the counter in the Watchdog has a frequency that is
nominally 256 Hz, for generating a 250 ms time-out and a 250 ms reset pulse duration.
The Watchdog block has the following four reset inputs:
The Watchdog timer register can be read to determine the cause of a reset. The register
contains user reset status (external reset on RSTOn), three-key reset status from the key
scan controller, and Watchdog reset status bits (reset caused by WATCHDOG_RESETn).
The state of these bits determines if the reset condition was the result of a user reset, a three-
key reset, a power on reset, or a watch dog time-out. The status of these bits can only be
cleared by a power on reset (internal chip voltage detect power on signal PWR_RESETn). An
additional 7-bit status register is provided in the Watchdog module as WDSTAT. This status
value is held through all resets but power on reset. The system can be reset by a three-key
reset, a user reset, or a Watchdog reset without losing the contents of this register.
• HRESETn: This is the AHB bus reset signal from the Syscon block, which includes a
• USR_RESETn: This is the external user reset input, and its status is kept in register
• PWR_RESETn: This is the power-on-reset input for resetting everything including reset
• RESET_KEYS_DETECTED: The Watchdog will time out if the three-key reset signal
software reset.
Watchdog[2].
status bits. The power-on-reset is generated by a combination of the external PRSTn pin
and the on chip voltage monitor/power up detector.
from the key scanning controller is activated. This input disables the ability to reset the
Watchdog. If the Watchdog is hardware or software disabled, detection of the three-key
reset will over-ride the Watchdog counter disable and cause the circuit to time out and
generate the WATCHDOG_RESETn output anyway. It behaves as a USR_RESETn
signal.
Copyright 2007 Cirrus Logic
DS785UM1

Related parts for EP9302-CQZ