isp1583 NXP Semiconductors, isp1583 Datasheet - Page 45

no-image

isp1583

Manufacturer Part Number
isp1583
Description
Hi-speed Universal Serial Bus Peripheral Controller
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1583
Manufacturer:
ST
0
Part Number:
isp1583BS
Manufacturer:
IDT
Quantity:
1 200
Part Number:
isp1583BS
Manufacturer:
PHILPS
Quantity:
1 288
Part Number:
isp1583BS
Quantity:
1 741
Part Number:
isp1583BS
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
isp1583BSUM
Manufacturer:
MICRON
Quantity:
2 000
Part Number:
isp1583BSUM
Manufacturer:
ST-ERICS
Quantity:
829
Part Number:
isp1583BSUM
Manufacturer:
ST
0
Part Number:
isp1583BSUM
Manufacturer:
STE
Quantity:
20 000
Part Number:
isp1583ET1TM
Manufacturer:
NXP11
Quantity:
5 000
Part Number:
isp1583ET2VM
Manufacturer:
ST
0
Part Number:
isp1583ETUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
NXP Semiconductors
Table 45.
ISP1583_6
Product data sheet
Bit
Symbol
Reset
Bus reset
Access
Bit
Symbol
Reset
Bus reset
Access
Endpoint Type register: bit allocation
8.3.7 Endpoint Type register (address: 08h)
15
7
-
-
-
-
-
-
Table 44.
The ISP1583 supports all the transfers given in
Rev.
Each programmable FIFO can be independently configured using its Endpoint
MaxPacketSize register (R/W: 04h), but the total physical size of all enabled endpoints (IN
plus OUT), including set-up token buffer, control IN and control OUT, must not exceed
8192 bytes.
This register sets the endpoint type of the indexed endpoint: isochronous, bulk or
interrupt. It also serves to enable the endpoint and configure it for double buffering.
Automatic generation of an empty packet for a zero-length TX buffer can be disabled using
bit NOEMPKT. The register contains 2 bytes, and the bit allocation is shown in
Bit
15 to 13
12 to 11
10 to 0
reserved
2.0”.
14
6
-
-
-
-
-
-
Endpoint MaxPacketSize register: bit description
Symbol
-
NTRANS[1:0]
FFOSZ[10:0]
13
5
-
-
-
-
-
-
Rev. 06 — 20 August 2007
Description
reserved
Number of Transactions (HS mode only).
00 — 1 packet per micro frame
01 — 2 packets per micro frame
10 — 3 packets per micro frame
11 — reserved.
These bits are applicable only for isochronous or interrupt
transactions.
FIFO Size: Sets the FIFO size, in bytes, for the indexed endpoint.
Applies to both high-speed and full-speed operations.
NOEMPKT
R/W
12
4
0
0
-
-
-
reserved
ENABLE
R/W
11
3
0
0
-
-
-
Ref. 1 “Universal Serial Bus Specification
Hi-Speed USB Peripheral Controller
DBLBUF
R/W
10
2
0
0
-
-
-
R/W
9
1
0
0
-
-
-
© NXP B.V. 2007. All rights reserved.
ENDPTYP[1:0]
ISP1583
Table
R/W
45 of 100
8
0
0
0
-
-
-
45.

Related parts for isp1583