DF2110BVTE10 Renesas Electronics America, DF2110BVTE10 Datasheet - Page 324

MCU 3V 64K 100-TQFP

DF2110BVTE10

Manufacturer Part Number
DF2110BVTE10
Description
MCU 3V 64K 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2100r
Datasheet

Specifications of DF2110BVTE10

Core Processor
H8S/2000
Core Size
16-Bit
Speed
10MHz
Connectivity
Host Interface (LPC), I²C, SCI
Peripherals
POR, PWM, WDT
Number Of I /o
82
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-
Other names
HD64F2110BVTE10
HD64F2110BVTE10

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2110BVTE10V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 13 I
Bit Bit Name
1
Note: * Only 0 can be written, to clear the flag.
When, with the I
must be checked in order to identify the source that set IRIC to 1. Although each source has a
corresponding flag, caution is needed at the end of a transfer.
When the ICDRE or ICDRF flag is set, the IRTR flag may or may not be set. The IRTR flag is not
set at the end of a data transfer up to detection of a retransmission start condition or stop condition
after a slave address (SVA) or general call address match in I
Tables 13.4 and 13.5 show the relationship between the flags and the transfer states.
Rev. 2.00 Mar 21, 2006 page 284 of 518
REJ09B0299-0200
IRIC
2
C Bus Interface (IIC)
2
C bus format selected, IRIC is set to 1 and an interrupt is generated, other flags
Initial Value R/W
0
R/(W) * Clocked synchronous serial format mode:
Description
When the ICDRE or ICDRF flag is set to 1 in any operating
mode:
[Clearing condition]
When 0 is written in IRIC after reading IRIC = 1
At the end of data transfer (rise of the 8th
transmit/receive)
When a start condition is detected
When a start condition is detected in transmit mode
(when a start condition is detected in transmit mode
and the ICDRE flag is set to 1)
When data is transferred among the ICDR register and
buffer (when data is transferred from ICDRT to ICDRS
in transmit mode and the ICDRE flag is set to 1, or
when data is transferred from ICDRS to ICDRR in
receive mode and the ICDRF flag is set to 1)
2
C bus format slave mode.

Related parts for DF2110BVTE10