Z8L180 ZILOG [Zilog, Inc.], Z8L180 Datasheet - Page 43

no-image

Z8L180

Manufacturer Part Number
Z8L180
Description
Z8018x Family MPU
Manufacturer
ZILOG [Zilog, Inc.]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8L18020FSC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8L18020FSC00TR
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8L18020FSG
Manufacturer:
IR
Quantity:
101
Part Number:
Z8L18020FSG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8L18020VSC
Manufacturer:
NXP
Quantity:
1 302
Part Number:
Z8L18020VSC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8L18020VSC00TR
Manufacturer:
Zilog
Quantity:
10 000
28
UM005001-ZMP0400
Z 8018x Fam il y
M PU Us e r M anual
Dynamic RAM refresh is not performed during Wait States (TW) and
thus system designs which use the automatic refresh function must
consider the affects of the occurrence and duration of wait states (TW).
Figure 18 depicts WAIT timing.
Figure 18.
Programmable Wait State Insertion
In addition to the WAIT input, Wait States (TW) can also be inserted by
program using the Z8X180 on-chip Wait State generator (see Figure 19.
Wait State (TW) timing applies for both CPU execution and on-chip
DMAC cycles.
By programming the four significant bits of the DMA/Wait Control
Register (DCNTL) the number of Wait States, (TW) automatically
inserted in memory and I/O cycles, can be separately specified. Bits 4 and
5 specify the number of Wait States (TW) inserted for I/O access and bits
6 and 7 specify the number of Wait States (TW) inserted for memory
access. These bit pairs all 0–3 programmed Wait States for either I/O or
memory access.
WAIT
Phi
externally synchronizing WAIT input transitions with the rising
edge of the system clock.
WAIT Timing Diagram
T1
T2
TW
TW
T3
T1

Related parts for Z8L180