Z8L180 ZILOG [Zilog, Inc.], Z8L180 Datasheet - Page 30

no-image

Z8L180

Manufacturer Part Number
Z8L180
Description
Z8018x Family MPU
Manufacturer
ZILOG [Zilog, Inc.]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8L18020FSC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8L18020FSC00TR
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8L18020FSG
Manufacturer:
IR
Quantity:
101
Part Number:
Z8L18020FSG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8L18020VSC
Manufacturer:
NXP
Quantity:
1 302
Part Number:
Z8L18020VSC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8L18020VSC00TR
Manufacturer:
Zilog
Quantity:
10 000
OPERATION MODES
Operation Mode Control Register
Bit
Bit/Field
R/W
Reset
Note: R = Read W = Write X = Indeterminate? = Not Applicable
M1E
R/W
7
1
The Z8X180 can be configured to operate like the Hitachi HD64180. This
functionality is accomplished by allowing user control over the M1,
IORQ, WR, and RD signals. The Operation Mode Control Register
(OMCR), illustrated in Figure 5, determines the M1 options, the timing of
the IORQ, RD, and WR signals, and the RETI operation.
Figure 5.
M1E (M1 Enable): This bit controls the M1 output and is set to a
RESET.
When M1E is
cycle, the INT0 acknowledge cycle, and the first machine cycle of the
NMI acknowledge. This action also causes the M1 signal to be Active
during both fetches of the RETI instruction sequence, and may cause
corruption of the external interrupt daisy chain. Therefore, this bit must be
0
asserted Low only during the refetch of the RETI instruction sequence
and the INT0 acknowledge cycle (Figure 6).
for the Z8X180. When M1E is
M1TE
W
6
1
Operation Mode Control Register
1
, the M1 output is asserted Low during the Op Code fetch
R/W
IOC
5
1
4
0
the M1 output is normally inactive and
Reserved
M PU Us e r M anual
UM005001-ZMP0400
Z 8018x Fam il y
1
during
0
15

Related parts for Z8L180