Z8L180 ZILOG [Zilog, Inc.], Z8L180 Datasheet - Page 148
Z8L180
Manufacturer Part Number
Z8L180
Description
Z8018x Family MPU
Manufacturer
ZILOG [Zilog, Inc.]
Datasheet
1.Z8L180.pdf
(326 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
Z8L18020FSG
Manufacturer:
IR
Quantity:
101
Company:
Part Number:
Z8L18020VSC
Manufacturer:
NXP
Quantity:
1 302
- Current page: 148 of 326
- Download datasheet (2Mb)
Bit
Position Bit/Field R/W
5
4
3
2
–
0
CTS/PS
PEO
DR
SS2
–
0
The external ASCI channel 0 data clock pins are multiplexed with DMA
control lines (CKA0/DREQ and CKA1/TEND0). During RESET, these
R/W
R/W
R/W
R/W
Value
Description
Clear to Send/Prescale — When read,
the state of the external
is High,
High, the TDRE bit is inhibited (that is, held at 0). For
channel 1, the
(Clocked Serial Receive Data). Thus,
valid when read if the channel 1 CTS1E bit is 1 and the
CST1 input pin function is selected. The read data of
CTS
When written, CT /PS specifies the baud rate generator
prescale factor. If
prescaled by 30 while if
system clock is prescaled by 10.CTS/PS is cleared to 0
during RESET.
Parity Even Odd — PE0 selects even or odd parity. PE0
does not affect the enabling/disabling of parity (MOD1
bit of CNTLA). If PE0 is cleared to 0, even parity is
selected. If PE0 is set to 1, odd parity is selected.PE0 is
cleared to 0 during RESET.
Divide Ratio — DR specifies the divider used to obtain
baud rate from the data sampling clock If DR is reset to 0,
divide by 16 is used, while if DR is set to 1, divide by 64
is used. DR is cleared to 0 during RESET.
Source/Speed Select — Specifies the data clock source
(internal or external) and baud rate prescale factor. SS2,
SS1, and SS0 are all set to 1 during RESET. Table 18
describes the divide ratio corresponding to SS2, SS1 and
SS0
/PS is not affected by RESET.
CTS
/PS is read as 1. When the
CTS
CTS
1 input is multiplexed with RXS pin
/PS is set to 1, the system clock is
CTS
CTS
input. If the
/PS is cleared to 0, the
M PU Us e r M anual
UM005001-ZMP0400
Z 8018x Fam il y
CTS
CTS
CTS
CTS
/PS is only
/PS reflects
input pin is
input pin
133
Related parts for Z8L180
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Communication Controllers, ZILOG INTELLIGENT PERIPHERAL CONTROLLER (ZIP)
Manufacturer:
Zilog, Inc.
Datasheet:
Part Number:
Description:
CMOS Z8 microcontroller. ROM 16 Kbytes, RAM 256 bytes, speed 16 MHz, 32 lines I/O, 3.0V to 5.5V
Manufacturer:
Zilog, Inc.
Datasheet:
Part Number:
Description:
Low-cost microcontroller. 512 bytes ROM, 61 bytes RAM, 8 MHz
Manufacturer:
Zilog, Inc.
Datasheet:
Part Number:
Description:
Z8 4K OTP Microcontroller
Manufacturer:
Zilog, Inc.
Datasheet:
Part Number:
Description:
CMOS SUPER8 ROMLESS MCU
Manufacturer:
Zilog, Inc.
Datasheet:
Part Number:
Description:
SL1866 CMOSZ8 OTP Microcontroller
Manufacturer:
Zilog, Inc.
Datasheet:
Part Number:
Description:
SL1866 CMOSZ8 OTP Microcontroller
Manufacturer:
Zilog, Inc.
Datasheet:
Part Number:
Description:
OTP (KB) = 1, RAM = 125, Speed = 12, I/O = 14, 8-bit Timers = 2, Comm Interfaces Other Features = Por, LV Protect, Voltage = 4.5-5.5V
Manufacturer:
Zilog, Inc.
Datasheet:
Part Number:
Description:
Manufacturer:
Zilog, Inc.
Datasheet:
Part Number:
Description:
Manufacturer:
Zilog, Inc.
Datasheet:
Part Number:
Description:
CMOS Z8 consumer controller processor. ROM 4 KB, RAM 237 bytes, speed 12 MHz, 24 lines I/O, 3.0V to 5.5V
Manufacturer:
Zilog, Inc.
Datasheet:
Part Number:
Description:
CMOS Z8 consumer controller processor. ROM 4 KB, RAM 236 bytes, speed 16 MHz, 32 lines I/O, 3.0V to 5.5V
Manufacturer:
Zilog, Inc.
Datasheet:
Part Number:
Description:
CMOS Z8 consumer controller processor. ROM 4 KB, RAM 236 bytes, speed 12 MHz, 32 lines I/O, 3.0V to 5.5V
Manufacturer:
Zilog, Inc.
Datasheet: