TMPM330FWFG Toshiba, TMPM330FWFG Datasheet - Page 339

no-image

TMPM330FWFG

Manufacturer Part Number
TMPM330FWFG
Description
Microcontrollers (MCU) MCU w/ ARM Cortex-M3 128K FLASH, 8K SRAM
Manufacturer
Toshiba
Datasheets

Specifications of TMPM330FWFG

Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
128K
Rom Type
Flash
Ram (kbytes)
8K
Number Of Pins
100
Package
LQFP(14×14)
Vcc
3V
Cpu Mhz
40
Ssp (ch) Spi
-
I2c/sio (ch)
3
Uart/sio (ch)
3
Usb
-
Can
-
Ethernet
-
External Bus Interface
-
Cs/wait Controller (ch)
-
Dma Controller
-
10-bit Da Converter
-
10-bit Ad Converter
12
12-bit Ad Converter
-
16-bit Timer / Counter
10
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
-
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM330FWFG
Manufacturer:
Toshiba
Quantity:
10 000
12.3.7
31-25
24
23-22
21-20
19
18-16
15
14-12
11
10-8
After reset
After reset
After reset
After reset
bit symbol
bit symbol
bit symbol
bit symbol
Bit
CECACKDIS
CECHNC[1:0]
CECLNC[2:0]
CECMIN[2:0]
CECMAX[2:0]
Bit Symbol
CECRCR1 (Receive Control Register 1)
31
23
15
0
0
0
7
0
-
-
-
-
R
R/W
R
R/W
R
R/W
R
R/W
R
R/W
Type
30
22
14
0
0
0
6
0
-
-
Read as 0.
Logical "0" as ACK response
0: send
1: not send
Specifies if logical "0" is sent or not as an ACK response to the data block when destination address
corresponds with the address set in the logical address register.
(The header block sends logical "0" as an ACK response regardless of the bit setting when detecting the
addresses corresponding)
Read as 0.
The number of "High" samplings for noise cancellation.
Specifies the time of the noise cancellation for each 1/fs when detecting "High".
It is considered as noise if "High"s of the same number as the specified cycles are not sampled.
Read as 0.
The number of "Low" samplings for noise cancellation.
Specifies the time of the noise cancellation for each 1/fs when detecting "Low".
It is considered as noise if "Low"s of the same number as the specified cycles are not sampled.
Read as 0.
Time to identify as minimum cycle error
Specifies the minimum time to identify a valid bit.
Base time is 67/fs (approx.2.045) ms. Enables to specify it between the ranges −4/fs to +3/fs by the unit of 1/
fs.
An interrupt is generated and "Low" is output to CEC for approx. 3.63 ms when one bit cycle is shorter than the
specified time.
Read as 0.
Time to identify as maximum cycle error
000:
001:
010:
011:
000:
001:
010:
011:
000:
001:
010:
011:
00:
01:
10:
11:
None
1/fs
2/fs
3/fs
None (one time of fs clock observed.)
1/fs (two consecutive fs clocks observed)
2/fs (three consecutive fs clocks observed)
3/fs (four consecutive fs clocks observed.)
67/fs (approx.2.045ms)
67/fs + 1/fs
67/fs + 2/fs
67/fs + 3/fs
90/fs (approx. 2.747ms)
90/fs + 1/fs
90/fs + 2/fs
90/fs + 3/fs
CECDAT
CECMIN
29
21
13
0
0
0
5
0
-
(one time of fs clock observed.)
(two consecutive fs clocks observed.)
(three consecutive fs clocks observed.)
(four consecutive fs clocks observed.)
CECHNC
Page 319
28
20
12
0
0
0
4
0
-
27
19
11
Function
0
0
0
3
0
-
-
-
CECTOUT
100:
101:
110:
111:
100:
101:
110:
111:
100:
101:
110:
111:
− (Reserved)
− (Reserved)
− (Reserved)
− (Reserved)
67/fs − 1/fs
67/fs − 2/fs
67/fs − 3/fs
67/fs − 4/fs
90/fs − 1/fs
90/fs − 2/fs
90/fs − 3/fs
90/fs − 4/fs
26
18
10
0
0
0
2
0
-
TMPM330FDFG/FYFG/FWFG
CECRIHLD
CECMAX
CECLNC
25
17
0
0
9
0
1
0
-
CECACKDIS
CECOTH
24
16
0
0
8
0
0
0

Related parts for TMPM330FWFG