D13007VX13V Renesas Electronics America, D13007VX13V Datasheet - Page 231

MCU 3V 0K 100-TQFP

D13007VX13V

Manufacturer Part Number
D13007VX13V
Description
MCU 3V 0K 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300Hr
Datasheets

Specifications of D13007VX13V

Core Processor
H8/300H
Core Size
16-Bit
Speed
13MHz
Connectivity
SCI, SmartCard
Peripherals
DMA, PWM, WDT
Number Of I /o
35
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
7.3.4
The data transfer control registers (DTCRs) are 8-bit readable/writable registers that control the
operation of the DMAC channels. A channel operates in full address mode when bits DTS2A and
DTS1A are both set to 1 in DTCRA. DTCRA and DTCRB have different functions in full address
mode.
DTCRA
Bit
Initial value
Read/Write
DTCRA is initialized to H'00 by a reset and in standby mode.
Data transfer enable
Enables or disables
data transfer
Data Transfer Control Registers (DTCR)
DTE
R/W
7
0
Data transfer size
Selects byte or
word size
DTSZ
R/W
6
0
Source address
increment/decrement
Source address increment/
decrement enable
These bits select whether
the source address register
(MARA) is incremented,
decremented, or held fixed
during the data transfer
SAID
R/W
5
0
SAIDE
R/W
Data transfer
interrupt enable
Enables or disables the
CPU interrupt at the end
of the transfer
4
0
Rev.5.00 Sep. 12, 2007 Page 201 of 764
DTIE
R/W
3
0
DTS2A
R/W
Data transfer select
2A and 1A
These bits must both be
set to 1
2
0
DTS1A
R/W
1
0
7. DMA Controller
REJ09B0396-0500
Data transfer
select 0A
Selects block
transfer mode
DTS0A
R/W
0
0

Related parts for D13007VX13V