MMCCMB2107 Freescale, MMCCMB2107 Datasheet - Page 529

no-image

MMCCMB2107

Manufacturer Part Number
MMCCMB2107
Description
Manufacturer
Freescale
Datasheet

Specifications of MMCCMB2107

Lead Free Status / RoHS Status
Not Compliant
MMC2107 – Rev. 2.0
MOTOROLA
TAEN — Transfer Acknowledge Enable Bit
asserted in the clock cycle following the start of the cycle access,
resulting in one-clock transfers. A WS configured for one wait state
means that the internal cycle termination signal is asserted two clock
cycles after the start of the cycle access.
Since the internal cycle termination signal is asserted internally after
the programmed number of wait states, software can adjust the bus
timing to accommodate the access speed of the external device. With
up to seven possible wait states, even slow devices can be interfaced
with the MCU.
The TAEN bit determines whether the internal cycle termination
signal is asserted by the chip select logic when accesses occur to the
address range defined by the corresponding chip select. When TAEN
is 0, an external device is responsible for asserting the external TA pin
to terminate the bus access. When TAEN is 1, the chip select logic
asserts the internal cycle termination signal after a time determined
by the programmed number of wait states. When TAEN is 1, external
logic can still terminate the access before the internal cycle
termination signal is asserted by asserting the external TA pin.
Freescale Semiconductor, Inc.
WS[2:0]
For More Information On This Product,
1 = Internal cycle termination signal asserted by chip select logic
0 = Internal cycle termination signal asserted by external logic
000
001
010
011
100
101
110
111
Table 20-3. Chip Select Wait States Encoding
Go to: www.freescale.com
Read Access
Chip Select Module
0
1
2
3
4
5
6
7
WWS = 0
Write Access
Number of Wait States
0
1
2
3
4
5
6
7
Read Access
0
1
2
3
4
5
6
7
Memory Map and Registers
WWS = 1
Chip Select Module
Write Access
Technical Data
1
2
3
4
5
6
7
8
529