MMCCMB2107 Freescale, MMCCMB2107 Datasheet - Page 263

no-image

MMCCMB2107

Manufacturer Part Number
MMCCMB2107
Description
Manufacturer
Freescale
Datasheet

Specifications of MMCCMB2107

Lead Free Status / RoHS Status
Not Compliant
12.3.2 Stop Mode
12.4 Interrupt/General-Purpose I/O Pin Descriptions
12.5 Memory Map and Registers
12.5.1 Memory Map
MMC2107 – Rev. 2.0
MOTOROLA
0x00c6_0000
0x00c6_0002
0x00c6_0004
0x00c6_0006
1. S = CPU supervisor mode access only. S/U = CPU supervisor or user mode access. User mode accesses to supervisor
2. Writing to reserved address locations has no effect, and reading returns 0s.
Address
only addresses have no effect and result in a cycle termination transfer error.
NOTE:
EPORT data direction register (EPDDR)
EPORT data register (EPDR)
EPORT flag register (EPFR)
In stop mode, there are no clocks available to perform the edge-detect
function. Only the level-detect logic is active (if configured) to allow any
low level on the external interrupt pin to generate an interrupt (if enabled)
to exit stop mode.
The input pin synchronizer is bypassed for the level-detect logic since no
clocks are available.
All pins default to general-purpose input pins at reset. The pin value is
synchronized to the rising edge of CLKOUT when read from the EPORT
pin data register (EPPDR). The values used in the edge/level detect
logic are also synchronized to the rising edge of CLKOUT. These pins
use Schmitt triggered input buffers which have built in hysteresis
designed to decrease the probability of generating false edge-triggered
interrupts for slow rising and falling input signals.
This subsection describes the memory map and register structure.
Refer to
EPORT has a base address of 0x00c6_0000.
Table 12-1. Edge Port Module Memory Map
Freescale Semiconductor, Inc.
Bits 15–8
For More Information On This Product,
Table 12-1
EPORT pin assignment register (EPPAR)
Edge Port Module (EPORT)
Go to: www.freescale.com
for a description of the EPORT memory map. The
EPORT interrupt enable register (EPIER)
EPORT pin data register (EPPDR)
Interrupt/General-Purpose I/O Pin Descriptions
Reserved
Bits 7–0
(2)
Edge Port Module (EPORT)
Technical Data
Access
S/U
S/U
S
S
(1)
263