AT91RM9200-CI-002 Atmel, AT91RM9200-CI-002 Datasheet - Page 685

no-image

AT91RM9200-CI-002

Manufacturer Part Number
AT91RM9200-CI-002
Description
IC ARM9 MCU 256 BGA
Manufacturer
Atmel
Series
AT91SAMr

Specifications of AT91RM9200-CI-002

Core Processor
ARM9
Core Size
16/32-Bit
Speed
180MHz
Connectivity
EBI/EMI, Ethernet, I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
POR
Number Of I /o
122
Program Memory Size
128KB (128K x 8)
Program Memory Type
ROM
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
256-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91RM9200-CI-002
Manufacturer:
Atmel
Quantity:
10 000
42. Revision History
Revision History
Version A
Version B
1768I–ATARM–09-Jul-09
Page
Page 36
Page 56
Page 62
Page 85
Page 86
Page 87
Page 89
Page 91
Page 96
Page 108
Page 109
Page 110
Page 111
Page 116
Page 233
Page 245
Page 255
Page 256
Page 257
Page 258
Page 259
Page 261
Page 263
Page 264
Page 265
Page 267
Page 268
Page 269
Version B Changes Since Last Issue
New Figure 8, ARM920T Internal Functional Block Diagram.
Corrected fields in CP15 Register 7 register table.
Updated Figure 9, AT91RM9200 Debug and Test Block Diagram with corrected DTXD and DRXD signal names and
transfer direction of signals TST0 - TST1 and NRST.
Change signal name to NPCS0.
Changes to Figure 15, Boot Program Algorithm Flow Diagram.
Corrected BMS state to high during reset. Corrected address for internal ROM mapping.
In Table 21 and text, corrected device names AT45DBxxx.
Changes to Figure 20, Serial DataFlash Download.
Updated Table 24 with new pins used and table note.
Code change in section Description of the SvcXmodem Structure.
Code change in Table 29: Xmodem Service, first table cell.
Code change in section Using the Service.
Code change in Table 30: DataFlash Service Methods, first table cell.
Code change in Steps 1 and 2 in section Using the Service.
Changed Table 58, I/O Line Description.
In AIC Source Mode Register, corrected descriptions of bits PRIOR and SRCTYPE.
Change number of programmable clocks to four. Correct oscillator speed to read 32.768 kHz.
Updated section I/O Lines with new information on clocks.
New PMC Block Diagram, Figure 117.
Updated Processor Clock and Programmable Clock Outputs descriptions. Updated Clock Generator description.
New Clock Generator Block Diagram, Figure 118. Section Slow Clock Oscillator Startup Time updated.
Added section Main Oscillator Bypass.
Updated section PLLB Divider by 2.
In section Master Clock Controller, changed references to PLLB Output to PLLB Clock. New Figure 124: Master
Clock Controller. In section Processor Clock Source, specified differences between ARM7-based and ARM9-based
systems.
Section Programmable Clock Output Controller updated to show change in number of programmable clocks.
In Table 60: Clock Switching Timings (Worst Case), changed PLLA Output to PLLA Clock and PLLB Output to PLLB
Clock.
In Figure 125: Switch Master Clock from Slow Clock to PLLA Clock and in Figure 126: Switch Master Clock from
Main Clock to Slow Clock, changed signal names and waveform labels.
In Figure 127: Change PLLA Programming, changed signal names and labels. New Figure 128: Programmable
Clock Output Programming.
Publication Date: 22-Apr-03
Publication Date: 22-Aug-03
AT91RM9200
685

Related parts for AT91RM9200-CI-002