UPD78F1211GB-GAF-AX Renesas Electronics America, UPD78F1211GB-GAF-AX Datasheet - Page 712

no-image

UPD78F1211GB-GAF-AX

Manufacturer Part Number
UPD78F1211GB-GAF-AX
Description
MCU 16BIT 78K0R/LX3 44-LQFP
Manufacturer
Renesas Electronics America
Series
78K0R/Ix3r
Datasheet

Specifications of UPD78F1211GB-GAF-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
40MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
33
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 10x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F1211GB-GAF-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
13.6.2 UART reception
stop synchronization).
both the odd- and even-numbered channels must be set.
Note Use this operation within a range that satisfies the conditions above and the AC characteristics in the electrical
710
Remarks 1. f
Target channel
Pins used
Interrupt
Error interrupt
Error detection flag
Transfer data length
Transfer rate
Data phase
Parity bit
Stop bit
Data direction
UART reception is an operation wherein the 78K0R/Ix3 asynchronously receives data from another device (start-
For UART reception, the odd-number channel of the two channels used for UART is used. The SMR register of
specifications (see CHAPTER 28 ELECTRICAL SPECIFICATIONS).
UART
2. n:
f
MCK
CLK
:
:
Operation clock frequency of target channel
System clock frequency
Channel number (n = 1, 3)
Channel 1 of SAU
RxD0
INTSR0
Transfer end interrupt only (Setting the buffer empty interrupt is prohibited.)
INTSRE0
• Framing error detection flag (FEF0n)
• Parity error detection flag (PEF0n)
• Overrun error detection flag (OVF0n)
5, 7 or 8 bits
Max. f
Forward output (default: high level)
Reverse output (default: low level)
The following selectable
• No parity bit (no parity check)
• Appending 0 parity (no parity check)
• Appending even parity
• Appending odd parity
Appending 1 bit
MSB or LSB first
MCK
/6 [bps] (SDR0n [15:9] = 2 or more), Min. f
CHAPTER 13 SERIAL ARRAY UNIT
UART0
User’s Manual U19678EJ1V1UD
CLK
Channel 3 of SAU
RxD1
INTSR1
INTSRE1
/(2 × 2
11
× 128) [bps]
UART1
Note

Related parts for UPD78F1211GB-GAF-AX